p2020ds.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /*
  2. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/mp.h>
  38. #include <netdev.h>
  39. #include "../common/pixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. phys_size_t fixed_sdram(void);
  43. int checkboard(void)
  44. {
  45. puts("Board: P2020DS ");
  46. #ifdef CONFIG_PHYS_64BIT
  47. puts("(36-bit addrmap) ");
  48. #endif
  49. printf("Sys ID: 0x%02x, "
  50. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x\n",
  51. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  52. in8(PIXIS_BASE + PIXIS_PVER));
  53. return 0;
  54. }
  55. phys_size_t initdram(int board_type)
  56. {
  57. phys_size_t dram_size = 0;
  58. puts("Initializing....");
  59. #ifdef CONFIG_SPD_EEPROM
  60. dram_size = fsl_ddr_sdram();
  61. #else
  62. dram_size = fixed_sdram();
  63. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  64. dram_size,
  65. LAW_TRGT_IF_DDR) < 0) {
  66. printf("ERROR setting Local Access Windows for DDR\n");
  67. return 0;
  68. };
  69. #endif
  70. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  71. dram_size *= 0x100000;
  72. puts(" DDR: ");
  73. return dram_size;
  74. }
  75. #if !defined(CONFIG_SPD_EEPROM)
  76. /*
  77. * Fixed sdram init -- doesn't use serial presence detect.
  78. */
  79. phys_size_t fixed_sdram(void)
  80. {
  81. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  82. uint d_init;
  83. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  84. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  85. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  86. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  87. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  88. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  89. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  90. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  91. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  92. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  93. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  94. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  95. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  96. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  97. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  98. if (!strcmp("performance", getenv("perf_mode"))) {
  99. /* Performance Mode Values */
  100. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  101. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  102. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  103. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  104. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  105. asm("sync;isync");
  106. udelay(500);
  107. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  108. } else {
  109. /* Stable Mode Values */
  110. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  111. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  112. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  113. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  114. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  115. /* ECC will be assumed in stable mode */
  116. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  117. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  118. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  119. asm("sync;isync");
  120. udelay(500);
  121. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  122. }
  123. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  124. d_init = 1;
  125. debug("DDR - 1st controller: memory initializing\n");
  126. /*
  127. * Poll until memory is initialized.
  128. * 512 Meg at 400 might hit this 200 times or so.
  129. */
  130. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  131. udelay(1000);
  132. debug("DDR: memory initialized\n\n");
  133. asm("sync; isync");
  134. udelay(500);
  135. #endif
  136. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  137. }
  138. #endif
  139. #ifdef CONFIG_PCIE1
  140. static struct pci_controller pcie1_hose;
  141. #endif
  142. #ifdef CONFIG_PCIE2
  143. static struct pci_controller pcie2_hose;
  144. #endif
  145. #ifdef CONFIG_PCIE3
  146. static struct pci_controller pcie3_hose;
  147. #endif
  148. int first_free_busno = 0;
  149. #ifdef CONFIG_PCI
  150. void pci_init_board(void)
  151. {
  152. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  153. uint devdisr = gur->devdisr;
  154. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  155. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  156. volatile ccsr_fsl_pci_t *pci;
  157. struct pci_controller *hose;
  158. int pcie_ep, pcie_configured;
  159. struct pci_region *r;
  160. /* u32 temp32; */
  161. debug(" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  162. devdisr, io_sel, host_agent);
  163. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  164. printf(" eTSEC2 is in sgmii mode.\n");
  165. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  166. printf(" eTSEC3 is in sgmii mode.\n");
  167. #ifdef CONFIG_PCIE2
  168. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  169. hose = &pcie2_hose;
  170. pcie_ep = (host_agent == 2) || (host_agent == 4) ||
  171. (host_agent == 6) || (host_agent == 0);
  172. pcie_configured = (io_sel == 0x2) || (io_sel == 0xe);
  173. r = hose->regions;
  174. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
  175. printf("\n PCIE2 connected to ULI as %s (base addr %x)",
  176. pcie_ep ? "End Point" : "Root Complex",
  177. (uint)pci);
  178. if (pci->pme_msg_det) {
  179. pci->pme_msg_det = 0xffffffff;
  180. debug(" with errors. Clearing. Now 0x%08x",
  181. pci->pme_msg_det);
  182. }
  183. printf("\n");
  184. /* inbound */
  185. r += fsl_pci_setup_inbound_windows(r);
  186. /* outbound memory */
  187. pci_set_region(r++,
  188. CONFIG_SYS_PCIE2_MEM_BUS,
  189. CONFIG_SYS_PCIE2_MEM_PHYS,
  190. CONFIG_SYS_PCIE2_MEM_SIZE,
  191. PCI_REGION_MEM);
  192. /* outbound io */
  193. pci_set_region(r++,
  194. CONFIG_SYS_PCIE2_IO_BUS,
  195. CONFIG_SYS_PCIE2_IO_PHYS,
  196. CONFIG_SYS_PCIE2_IO_SIZE,
  197. PCI_REGION_IO);
  198. hose->region_count = r - hose->regions;
  199. hose->first_busno = first_free_busno;
  200. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  201. (int)&pci->cfg_data);
  202. fsl_pci_init(hose);
  203. first_free_busno = hose->last_busno+1;
  204. printf(" PCIE2 on bus %02x - %02x\n",
  205. hose->first_busno, hose->last_busno);
  206. /*
  207. * The workaround doesn't work on p2020 because the location
  208. * we try and read isn't valid on p2020, fix this later
  209. */
  210. #if 0
  211. /*
  212. * Activate ULI1575 legacy chip by performing a fake
  213. * memory access. Needed to make ULI RTC work.
  214. * Device 1d has the first on-board memory BAR.
  215. */
  216. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
  217. PCI_BASE_ADDRESS_1, &temp32);
  218. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  219. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  220. temp32, 4, 0);
  221. debug(" uli1575 read to %p\n", p);
  222. in_be32(p);
  223. }
  224. #endif
  225. } else {
  226. printf(" PCIE2: disabled\n");
  227. }
  228. #else
  229. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  230. #endif
  231. #ifdef CONFIG_PCIE3
  232. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  233. hose = &pcie3_hose;
  234. pcie_ep = (host_agent == 0) || (host_agent == 3) ||
  235. (host_agent == 5) || (host_agent == 6);
  236. pcie_configured = (io_sel == 0x2) || (io_sel == 0x4);
  237. r = hose->regions;
  238. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
  239. printf("\n PCIE3 connected to Slot 1 as %s (base addr %x)",
  240. pcie_ep ? "End Point" : "Root Complex",
  241. (uint)pci);
  242. if (pci->pme_msg_det) {
  243. pci->pme_msg_det = 0xffffffff;
  244. debug(" with errors. Clearing. Now 0x%08x",
  245. pci->pme_msg_det);
  246. }
  247. printf("\n");
  248. /* inbound */
  249. r += fsl_pci_setup_inbound_windows(r);
  250. /* outbound memory */
  251. pci_set_region(r++,
  252. CONFIG_SYS_PCIE3_MEM_BUS,
  253. CONFIG_SYS_PCIE3_MEM_PHYS,
  254. CONFIG_SYS_PCIE3_MEM_SIZE,
  255. PCI_REGION_MEM);
  256. /* outbound io */
  257. pci_set_region(r++,
  258. CONFIG_SYS_PCIE3_IO_BUS,
  259. CONFIG_SYS_PCIE3_IO_PHYS,
  260. CONFIG_SYS_PCIE3_IO_SIZE,
  261. PCI_REGION_IO);
  262. hose->region_count = r - hose->regions;
  263. hose->first_busno = first_free_busno;
  264. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  265. (int)&pci->cfg_data);
  266. fsl_pci_init(hose);
  267. first_free_busno = hose->last_busno+1;
  268. printf(" PCIE3 on bus %02x - %02x\n",
  269. hose->first_busno, hose->last_busno);
  270. } else {
  271. printf(" PCIE3: disabled\n");
  272. }
  273. #else
  274. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  275. #endif
  276. #ifdef CONFIG_PCIE1
  277. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  278. hose = &pcie1_hose;
  279. pcie_ep = (host_agent <= 1) || (host_agent == 4) || (host_agent == 5);
  280. pcie_configured = (io_sel & 6) || (io_sel == 0xE) || (io_sel == 0xF);
  281. r = hose->regions;
  282. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
  283. printf("\n PCIE1 connected to Slot 2 as %s (base addr %x)",
  284. pcie_ep ? "End Point" : "Root Complex",
  285. (uint)pci);
  286. if (pci->pme_msg_det) {
  287. pci->pme_msg_det = 0xffffffff;
  288. debug(" with errors. Clearing. Now 0x%08x",
  289. pci->pme_msg_det);
  290. }
  291. printf("\n");
  292. /* inbound */
  293. r += fsl_pci_setup_inbound_windows(r);
  294. /* outbound memory */
  295. pci_set_region(r++,
  296. CONFIG_SYS_PCIE1_MEM_BUS,
  297. CONFIG_SYS_PCIE1_MEM_PHYS,
  298. CONFIG_SYS_PCIE1_MEM_SIZE,
  299. PCI_REGION_MEM);
  300. /* outbound io */
  301. pci_set_region(r++,
  302. CONFIG_SYS_PCIE1_IO_BUS,
  303. CONFIG_SYS_PCIE1_IO_PHYS,
  304. CONFIG_SYS_PCIE1_IO_SIZE,
  305. PCI_REGION_IO);
  306. hose->region_count = r - hose->regions;
  307. hose->first_busno = first_free_busno;
  308. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  309. (int)&pci->cfg_data);
  310. fsl_pci_init(hose);
  311. first_free_busno = hose->last_busno+1;
  312. printf(" PCIE1 on bus %02x - %02x\n",
  313. hose->first_busno, hose->last_busno);
  314. } else {
  315. printf(" PCIE1: disabled\n");
  316. }
  317. #else
  318. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  319. #endif
  320. }
  321. #endif
  322. int board_early_init_r(void)
  323. {
  324. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  325. const u8 flash_esel = 2;
  326. /*
  327. * Remap Boot flash + PROMJET region to caching-inhibited
  328. * so that flash can be erased properly.
  329. */
  330. /* Flush d-cache and invalidate i-cache of any FLASH data */
  331. flush_dcache();
  332. invalidate_icache();
  333. /* invalidate existing TLB entry for flash + promjet */
  334. disable_tlb(flash_esel);
  335. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  336. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  337. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  338. return 0;
  339. }
  340. #ifdef CONFIG_GET_CLK_FROM_ICS307
  341. /* decode S[0-2] to Output Divider (OD) */
  342. static unsigned char ics307_S_to_OD[] = {
  343. 10, 2, 8, 4, 5, 7, 3, 6
  344. };
  345. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  346. * the control bytes being programmed into it. */
  347. /* XXX: This function should probably go into a common library */
  348. static unsigned long
  349. ics307_clk_freq(unsigned char cw0, unsigned char cw1, unsigned char cw2)
  350. {
  351. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  352. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  353. unsigned long RDW = cw2 & 0x7F;
  354. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  355. unsigned long freq;
  356. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  357. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  358. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  359. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  360. *
  361. * R6:R0 = Reference Divider Word (RDW)
  362. * V8:V0 = VCO Divider Word (VDW)
  363. * S2:S0 = Output Divider Select (OD)
  364. * F1:F0 = Function of CLK2 Output
  365. * TTL = duty cycle
  366. * C1:C0 = internal load capacitance for cyrstal
  367. */
  368. /* Adding 1 to get a "nicely" rounded number, but this needs
  369. * more tweaking to get a "properly" rounded number. */
  370. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  371. debug("ICS307: CW[0-2]: %02X %02X %02X => %lu Hz\n", cw0, cw1, cw2,
  372. freq);
  373. return freq;
  374. }
  375. unsigned long get_board_sys_clk(ulong dummy)
  376. {
  377. return gd->bus_clk;
  378. }
  379. unsigned long get_board_ddr_clk(ulong dummy)
  380. {
  381. return gd->mem_clk;
  382. }
  383. unsigned long
  384. calculate_board_sys_clk(ulong dummy)
  385. {
  386. ulong val;
  387. val = ics307_clk_freq(
  388. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  389. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  390. in8(PIXIS_BASE + PIXIS_VSYSCLK2));
  391. debug("sysclk val = %lu\n", val);
  392. return val;
  393. }
  394. unsigned long
  395. calculate_board_ddr_clk(ulong dummy)
  396. {
  397. ulong val;
  398. val = ics307_clk_freq(
  399. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  400. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  401. in8(PIXIS_BASE + PIXIS_VDDRCLK2));
  402. debug("ddrclk val = %lu\n", val);
  403. return val;
  404. }
  405. #else
  406. unsigned long get_board_sys_clk(ulong dummy)
  407. {
  408. u8 i;
  409. ulong val = 0;
  410. i = in8(PIXIS_BASE + PIXIS_SPD);
  411. i &= 0x07;
  412. switch (i) {
  413. case 0:
  414. val = 33333333;
  415. break;
  416. case 1:
  417. val = 40000000;
  418. break;
  419. case 2:
  420. val = 50000000;
  421. break;
  422. case 3:
  423. val = 66666666;
  424. break;
  425. case 4:
  426. val = 83333333;
  427. break;
  428. case 5:
  429. val = 100000000;
  430. break;
  431. case 6:
  432. val = 133333333;
  433. break;
  434. case 7:
  435. val = 166666666;
  436. break;
  437. }
  438. return val;
  439. }
  440. unsigned long get_board_ddr_clk(ulong dummy)
  441. {
  442. u8 i;
  443. ulong val = 0;
  444. i = in8(PIXIS_BASE + PIXIS_SPD);
  445. i &= 0x38;
  446. i >>= 3;
  447. switch (i) {
  448. case 0:
  449. val = 33333333;
  450. break;
  451. case 1:
  452. val = 40000000;
  453. break;
  454. case 2:
  455. val = 50000000;
  456. break;
  457. case 3:
  458. val = 66666666;
  459. break;
  460. case 4:
  461. val = 83333333;
  462. break;
  463. case 5:
  464. val = 100000000;
  465. break;
  466. case 6:
  467. val = 133333333;
  468. break;
  469. case 7:
  470. val = 166666666;
  471. break;
  472. }
  473. return val;
  474. }
  475. #endif
  476. #ifdef CONFIG_TSEC_ENET
  477. int board_eth_init(bd_t *bis)
  478. {
  479. struct tsec_info_struct tsec_info[4];
  480. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  481. int num = 0;
  482. #ifdef CONFIG_TSEC1
  483. SET_STD_TSEC_INFO(tsec_info[num], 1);
  484. num++;
  485. #endif
  486. #ifdef CONFIG_TSEC2
  487. SET_STD_TSEC_INFO(tsec_info[num], 2);
  488. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  489. tsec_info[num].flags |= TSEC_SGMII;
  490. num++;
  491. #endif
  492. #ifdef CONFIG_TSEC3
  493. SET_STD_TSEC_INFO(tsec_info[num], 3);
  494. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  495. tsec_info[num].flags |= TSEC_SGMII;
  496. num++;
  497. #endif
  498. if (!num) {
  499. printf("No TSECs initialized\n");
  500. return 0;
  501. }
  502. #ifdef CONFIG_FSL_SGMII_RISER
  503. fsl_sgmii_riser_init(tsec_info, num);
  504. #endif
  505. tsec_eth_init(bis, tsec_info, num);
  506. return pci_eth_init(bis);
  507. }
  508. #endif
  509. #if defined(CONFIG_OF_BOARD_SETUP)
  510. void ft_board_setup(void *blob, bd_t *bd)
  511. {
  512. phys_addr_t base;
  513. phys_size_t size;
  514. ft_cpu_setup(blob, bd);
  515. base = getenv_bootm_low();
  516. size = getenv_bootm_size();
  517. fdt_fixup_memory(blob, (u64)base, (u64)size);
  518. #ifdef CONFIG_PCIE3
  519. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  520. #endif
  521. #ifdef CONFIG_PCIE2
  522. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  523. #endif
  524. #ifdef CONFIG_PCIE1
  525. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  526. #endif
  527. #ifdef CONFIG_FSL_SGMII_RISER
  528. fsl_sgmii_riser_fdt_fixup(blob);
  529. #endif
  530. }
  531. #endif
  532. #ifdef CONFIG_MP
  533. void board_lmb_reserve(struct lmb *lmb)
  534. {
  535. cpu_mp_lmb_reserve(lmb);
  536. }
  537. #endif