t3corp.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * (C) Copyright 2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /*
  21. * t3corp.h - configuration for T3CORP (460GT)
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. */
  28. #define CONFIG_460GT 1 /* Specific PPC460GT */
  29. #define CONFIG_440 1
  30. #define CONFIG_4xx 1 /* ... PPC4xx family */
  31. #define CONFIG_HOSTNAME t3corp
  32. /*
  33. * Include common defines/options for all AMCC/APM eval boards
  34. */
  35. #include "amcc-common.h"
  36. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. #define CONFIG_BOARD_TYPES 1 /* support board types */
  41. #define CONFIG_FIT
  42. #define CFG_ALT_MEMTEST
  43. /*
  44. * Base addresses -- Note these are effective addresses where the
  45. * actual resources get mapped (not physical addresses)
  46. */
  47. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  48. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  49. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  50. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe mem */
  51. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* incr for PCIe */
  52. #define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
  53. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  54. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  55. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  56. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  57. #define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit phys addr */
  58. /* base address of inbound PCIe window */
  59. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit phys addr */
  60. /* EBC stuff */
  61. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped here */
  62. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  63. #define CONFIG_SYS_FPGA1_BASE 0xe0000000
  64. #define CONFIG_SYS_FPGA2_BASE 0xe0100000
  65. #define CONFIG_SYS_FPGA3_BASE 0xe0200000
  66. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
  67. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  68. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
  69. #define CONFIG_SYS_FLASH_BASE_PHYS \
  70. (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) \
  71. | (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  72. #define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
  73. #define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  74. #define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
  75. #define CONFIG_SYS_PERIPHERAL_BASE 0xEF600000 /* internal periph. */
  76. #define CONFIG_SYS_AHB_BASE 0xE2000000 /* int. AHB periph. */
  77. /*
  78. * Initial RAM & stack pointer (placed in OCM)
  79. */
  80. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  81. #define CONFIG_SYS_INIT_RAM_END (4 << 10)
  82. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
  83. #define CONFIG_SYS_GBL_DATA_OFFSET \
  84. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  85. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  86. /*
  87. * Serial Port
  88. */
  89. #undef CONFIG_UART1_CONSOLE /* define this if you want console on UART1 */
  90. /*
  91. * Environment
  92. */
  93. /*
  94. * Define here the location of the environment variables (flash).
  95. */
  96. #define CONFIG_ENV_IS_IN_FLASH /* use flash for environment vars */
  97. /*
  98. * Flash related
  99. */
  100. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  101. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  102. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD reset cmd */
  103. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  104. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  105. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors p. chip*/
  106. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms*/
  107. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms*/
  108. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buff'd writes (20x faster)*/
  109. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  110. #define CONFIG_ENV_SECT_SIZE 0x20000 /* sector size */
  111. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - \
  112. CONFIG_ENV_SECT_SIZE)
  113. #define CONFIG_ENV_SIZE 0x4000 /* env sector size */
  114. /* Address and size of Redundant Environment Sector */
  115. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  116. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  117. /*
  118. * DDR2 SDRAM
  119. */
  120. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  121. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  122. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  123. #undef CONFIG_PPC4xx_DDR_METHOD_A
  124. /* DDR1/2 SDRAM Device Control Register Data Values */
  125. /* Memory Queue */
  126. #define CONFIG_SYS_SDRAM_R0BAS (SDRAM_RXBAS_SDBA_ENCODE(0) | \
  127. SDRAM_RXBAS_SDSZ_256)
  128. #define CONFIG_SYS_SDRAM_R1BAS 0x00000000
  129. #define CONFIG_SYS_SDRAM_R2BAS 0x00000000
  130. #define CONFIG_SYS_SDRAM_R3BAS 0x00000000
  131. #define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
  132. #define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
  133. #define CONFIG_SYS_SDRAM_CONF1LL 0x80001C00
  134. #define CONFIG_SYS_SDRAM_CONF1HB 0x80001C80
  135. #define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
  136. #define CONFIG_DDR_ECC
  137. #define CONFIG_SYS_MBYTES_SDRAM 256
  138. #define CAS_LATENCY JEDEC_MA_MR_CL_DDR2_5_0_CLK
  139. /* DDR1/2 SDRAM Device Control Register Data Values */
  140. #define CONFIG_SYS_SDRAM0_MB0CF (SDRAM_RXBAS_SDAM_MODE7 | \
  141. SDRAM_RXBAS_SDBE_ENABLE)
  142. #define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  143. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  144. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  145. #define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_MCHK_GEN | \
  146. SDRAM_MCOPT1_PMU_OPEN | \
  147. SDRAM_MCOPT1_DMWD_32 | \
  148. SDRAM_MCOPT1_8_BANKS | \
  149. SDRAM_MCOPT1_DDR2_TYPE | \
  150. SDRAM_MCOPT1_QDEP | \
  151. SDRAM_MCOPT1_RWOO_DISABLED | \
  152. SDRAM_MCOPT1_WOOO_DISABLED | \
  153. SDRAM_MCOPT1_DREF_NORMAL)
  154. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  155. #define CONFIG_SYS_SDRAM0_MODT0 SDRAM_MODT_EB0W_ENABLE
  156. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  157. #define CONFIG_SYS_SDRAM0_MODT2 0x00000000
  158. #define CONFIG_SYS_SDRAM0_MODT3 0x00000000
  159. #define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
  160. SDRAM_CODT_DQS_1_8_V_DDR2 | \
  161. SDRAM_CODT_IO_NMODE)
  162. #define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
  163. #define CONFIG_SYS_SDRAM0_INITPLR0 \
  164. (SDRAM_INITPLR_ENABLE | \
  165. SDRAM_INITPLR_IMWT_ENCODE(80) | \
  166. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
  167. #define CONFIG_SYS_SDRAM0_INITPLR1 \
  168. (SDRAM_INITPLR_ENABLE | \
  169. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  170. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  171. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  172. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  173. #define CONFIG_SYS_SDRAM0_INITPLR2 \
  174. (SDRAM_INITPLR_ENABLE | \
  175. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  176. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  177. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
  178. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
  179. #define CONFIG_SYS_SDRAM0_INITPLR3 \
  180. (SDRAM_INITPLR_ENABLE | \
  181. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  182. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  183. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
  184. SDRAM_INITPLR_IMA_ENCODE(0))
  185. #define CONFIG_SYS_SDRAM0_INITPLR4 \
  186. (SDRAM_INITPLR_ENABLE | \
  187. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  188. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  189. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  190. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_ENABLE | \
  191. JEDEC_MA_EMR_RTT_150OHM))
  192. #define CONFIG_SYS_SDRAM0_INITPLR5 \
  193. (SDRAM_INITPLR_ENABLE | \
  194. SDRAM_INITPLR_IMWT_ENCODE(200) | \
  195. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  196. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  197. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  198. CAS_LATENCY | \
  199. JEDEC_MA_MR_BLEN_4 | \
  200. JEDEC_MA_MR_DLL_RESET))
  201. #define CONFIG_SYS_SDRAM0_INITPLR6 \
  202. (SDRAM_INITPLR_ENABLE | \
  203. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  204. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  205. SDRAM_INITPLR_IBA_ENCODE(0x0) | \
  206. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  207. #define CONFIG_SYS_SDRAM0_INITPLR7 \
  208. (SDRAM_INITPLR_ENABLE | \
  209. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  210. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  211. #define CONFIG_SYS_SDRAM0_INITPLR8 \
  212. (SDRAM_INITPLR_ENABLE | \
  213. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  214. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  215. #define CONFIG_SYS_SDRAM0_INITPLR9 \
  216. (SDRAM_INITPLR_ENABLE | \
  217. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  218. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  219. #define CONFIG_SYS_SDRAM0_INITPLR10 \
  220. (SDRAM_INITPLR_ENABLE | \
  221. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  222. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  223. #define CONFIG_SYS_SDRAM0_INITPLR11 \
  224. (SDRAM_INITPLR_ENABLE | \
  225. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  226. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  227. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  228. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  229. CAS_LATENCY | \
  230. JEDEC_MA_MR_BLEN_4))
  231. #define CONFIG_SYS_SDRAM0_INITPLR12 \
  232. (SDRAM_INITPLR_ENABLE | \
  233. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  234. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  235. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  236. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
  237. JEDEC_MA_EMR_RDQS_DISABLE | \
  238. JEDEC_MA_EMR_DQS_ENABLE | \
  239. JEDEC_MA_EMR_RTT_150OHM | \
  240. JEDEC_MA_EMR_ODS_NORMAL))
  241. #define CONFIG_SYS_SDRAM0_INITPLR13 \
  242. (SDRAM_INITPLR_ENABLE | \
  243. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  244. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  245. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  246. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
  247. JEDEC_MA_EMR_RDQS_DISABLE | \
  248. JEDEC_MA_EMR_DQS_ENABLE | \
  249. JEDEC_MA_EMR_RTT_150OHM | \
  250. JEDEC_MA_EMR_ODS_NORMAL))
  251. #define CONFIG_SYS_SDRAM0_INITPLR14 SDRAM_INITPLR_DISABLE
  252. #define CONFIG_SYS_SDRAM0_INITPLR15 SDRAM_INITPLR_DISABLE
  253. #define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
  254. SDRAM_RQDC_RQFD_ENCODE(56))
  255. #define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(599)
  256. #define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
  257. #define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
  258. SDRAM_DLCR_DLCS_CONT_DONE | \
  259. SDRAM_DLCR_DLCV_ENCODE(155))
  260. #define CONFIG_SYS_SDRAM0_CLKTR SDRAM_CLKTR_CLKP_90_DEG_ADV
  261. #define CONFIG_SYS_SDRAM0_WRDTR SDRAM_WRDTR_WTR_90_DEG_ADV
  262. #define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
  263. SDRAM_SDTR1_RTW_2_CLK | \
  264. SDRAM_SDTR1_RTRO_1_CLK)
  265. #define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
  266. SDRAM_SDTR2_WTR_2_CLK | \
  267. SDRAM_SDTR2_XSNR_32_CLK | \
  268. SDRAM_SDTR2_WPC_4_CLK | \
  269. SDRAM_SDTR2_RPC_2_CLK | \
  270. SDRAM_SDTR2_RP_3_CLK | \
  271. SDRAM_SDTR2_RRD_2_CLK)
  272. #define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
  273. SDRAM_SDTR3_RC_ENCODE(11) | \
  274. SDRAM_SDTR3_XCS | \
  275. SDRAM_SDTR3_RFC_ENCODE(26))
  276. #define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
  277. CAS_LATENCY | \
  278. SDRAM_MMODE_BLEN_4)
  279. #define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_ENABLE | \
  280. SDRAM_MEMODE_RTT_150OHM)
  281. /*
  282. * I2C
  283. */
  284. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
  285. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  286. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  287. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  288. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  289. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  290. /* I2C bootstrap EEPROM */
  291. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
  292. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  293. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  294. /*
  295. * Ethernet
  296. */
  297. #define CONFIG_IBM_EMAC4_V4 1
  298. #define CONFIG_HAS_ETH0
  299. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  300. #define CONFIG_M88E1111_PHY
  301. /* Disable fiber since fiber/copper auto-selection doesn't seem to work */
  302. #define CONFIG_M88E1111_DISABLE_FIBER
  303. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  304. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  305. #define CONFIG_PHY_DYNAMIC_ANEG 1
  306. /*
  307. * Default environment variables
  308. */
  309. #define CONFIG_EXTRA_ENV_SETTINGS \
  310. CONFIG_AMCC_DEF_ENV \
  311. CONFIG_AMCC_DEF_ENV_POWERPC \
  312. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  313. "kernel_addr=fc000000\0" \
  314. "fdt_addr=fc1e0000\0" \
  315. "ramdisk_addr=fc200000\0" \
  316. "pciconfighost=1\0" \
  317. "pcie_mode=RP:RP\0" \
  318. ""
  319. /*
  320. * Commands additional to the ones defined in amcc-common.h
  321. */
  322. #define CONFIG_CMD_CHIP_CONFIG
  323. #define CONFIG_CMD_PCI
  324. #define CONFIG_CMD_SDRAM
  325. /*
  326. * PCI stuff
  327. */
  328. /* General PCI */
  329. #define CONFIG_PCI /* include pci support */
  330. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  331. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  332. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  333. /* Board-specific PCI, no PCI support, only PCIe */
  334. #undef CONFIG_SYS_PCI_TARGET_INIT
  335. #undef CONFIG_SYS_PCI_MASTER_INIT
  336. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  337. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  338. /*
  339. * External Bus Controller (EBC) Setup
  340. */
  341. /*
  342. * T3CORP has 64MBytes of NOR flash (Spansion 29GL512), but the
  343. * boot EBC mapping only supports a maximum of 16MBytes
  344. * (4.ff00.0000 - 4.ffff.ffff).
  345. * To solve this problem, the flash has to get remapped to another
  346. * EBC address which accepts bigger regions:
  347. *
  348. * 0xfc00.0000 -> 4.cc00.0000
  349. */
  350. /* Memory Bank 0 (NOR-flash) */
  351. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  352. EBC_BXAP_TWT_ENCODE(16) | \
  353. EBC_BXAP_BCE_DISABLE | \
  354. EBC_BXAP_BCT_2TRANS | \
  355. EBC_BXAP_CSN_ENCODE(1) | \
  356. EBC_BXAP_OEN_ENCODE(1) | \
  357. EBC_BXAP_WBN_ENCODE(1) | \
  358. EBC_BXAP_WBF_ENCODE(1) | \
  359. EBC_BXAP_TH_ENCODE(7) | \
  360. EBC_BXAP_RE_DISABLED | \
  361. EBC_BXAP_SOR_DELAYED | \
  362. EBC_BXAP_BEM_WRITEONLY | \
  363. EBC_BXAP_PEN_DISABLED)
  364. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_BOOT_BASE_ADDR) | \
  365. EBC_BXCR_BS_16MB | \
  366. EBC_BXCR_BU_RW | \
  367. EBC_BXCR_BW_16BIT)
  368. /* Memory Bank 1 (FPGA 1) */
  369. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  370. EBC_BXAP_TWT_ENCODE(5) | \
  371. EBC_BXAP_CSN_ENCODE(0) | \
  372. EBC_BXAP_OEN_ENCODE(4) | \
  373. EBC_BXAP_WBN_ENCODE(0) | \
  374. EBC_BXAP_WBF_ENCODE(0) | \
  375. EBC_BXAP_TH_ENCODE(1) | \
  376. EBC_BXAP_RE_DISABLED | \
  377. EBC_BXAP_SOR_DELAYED | \
  378. EBC_BXAP_BEM_RW | \
  379. EBC_BXAP_PEN_DISABLED)
  380. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
  381. EBC_BXCR_BS_1MB | \
  382. EBC_BXCR_BU_RW | \
  383. EBC_BXCR_BW_32BIT)
  384. /* Memory Bank 2 (FPGA 2) */
  385. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
  386. EBC_BXAP_TWT_ENCODE(5) | \
  387. EBC_BXAP_CSN_ENCODE(0) | \
  388. EBC_BXAP_OEN_ENCODE(4) | \
  389. EBC_BXAP_WBN_ENCODE(0) | \
  390. EBC_BXAP_WBF_ENCODE(0) | \
  391. EBC_BXAP_TH_ENCODE(1) | \
  392. EBC_BXAP_RE_DISABLED | \
  393. EBC_BXAP_SOR_DELAYED | \
  394. EBC_BXAP_BEM_RW | \
  395. EBC_BXAP_PEN_DISABLED)
  396. #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA2_BASE) | \
  397. EBC_BXCR_BS_1MB | \
  398. EBC_BXCR_BU_RW | \
  399. EBC_BXCR_BW_32BIT)
  400. /* Memory Bank 3 (FPGA 3) */
  401. #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_DISABLED | \
  402. EBC_BXAP_TWT_ENCODE(5) | \
  403. EBC_BXAP_CSN_ENCODE(0) | \
  404. EBC_BXAP_OEN_ENCODE(4) | \
  405. EBC_BXAP_WBN_ENCODE(0) | \
  406. EBC_BXAP_WBF_ENCODE(0) | \
  407. EBC_BXAP_TH_ENCODE(1) | \
  408. EBC_BXAP_RE_DISABLED | \
  409. EBC_BXAP_SOR_DELAYED | \
  410. EBC_BXAP_BEM_RW | \
  411. EBC_BXAP_PEN_DISABLED)
  412. #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA3_BASE) | \
  413. EBC_BXCR_BS_1MB | \
  414. EBC_BXCR_BU_RW | \
  415. EBC_BXCR_BW_32BIT)
  416. /*
  417. * PPC4xx GPIO Configuration
  418. */
  419. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 Alternate2 Alternate3 */ \
  420. { \
  421. /* GPIO Core 0 */ \
  422. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  423. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  424. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  425. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  426. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  427. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  428. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  429. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  430. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  431. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  432. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  433. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  434. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  435. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  436. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  437. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  438. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  439. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  440. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  441. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  442. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  443. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  444. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  445. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  446. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  447. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  448. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  449. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  450. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  451. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  452. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  453. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  454. }, \
  455. { \
  456. /* GPIO Core 1 */ \
  457. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  458. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  459. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  460. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  461. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  462. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  463. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  464. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  465. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  466. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  467. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  468. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  469. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  470. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  471. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  472. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  473. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  474. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  475. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  476. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  477. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  478. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  479. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  480. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  481. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  482. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  483. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  484. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  485. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  486. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  487. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  488. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  489. } \
  490. }
  491. #endif /* __CONFIG_H */