mx6qsabrelite.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx6x_pins.h>
  26. #include <asm/arch/iomux-v3.h>
  27. #include <asm/errno.h>
  28. #include <asm/gpio.h>
  29. #include <mmc.h>
  30. #include <fsl_esdhc.h>
  31. #include <micrel.h>
  32. #include <miiphy.h>
  33. #include <netdev.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  36. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  39. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  40. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  41. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  42. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  43. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  44. #define SPI_PAD_CTRL (PAD_CTL_HYS | \
  45. PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
  46. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  47. #define BUTTON_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  48. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  49. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  50. int dram_init(void)
  51. {
  52. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  53. return 0;
  54. }
  55. iomux_v3_cfg_t uart1_pads[] = {
  56. MX6Q_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  57. MX6Q_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  58. };
  59. iomux_v3_cfg_t uart2_pads[] = {
  60. MX6Q_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  61. MX6Q_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  62. };
  63. iomux_v3_cfg_t usdhc3_pads[] = {
  64. MX6Q_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6Q_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  67. MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  68. MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  69. MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  70. MX6Q_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  71. };
  72. iomux_v3_cfg_t usdhc4_pads[] = {
  73. MX6Q_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  74. MX6Q_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  75. MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  76. MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  77. MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  78. MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  79. MX6Q_PAD_NANDF_D6__GPIO_2_6 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  80. };
  81. iomux_v3_cfg_t enet_pads1[] = {
  82. MX6Q_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  83. MX6Q_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  84. MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  85. MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  86. MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  87. MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  88. MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  89. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  90. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  91. /* pin 35 - 1 (PHY_AD2) on reset */
  92. MX6Q_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  93. /* pin 32 - 1 - (MODE0) all */
  94. MX6Q_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  95. /* pin 31 - 1 - (MODE1) all */
  96. MX6Q_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  97. /* pin 28 - 1 - (MODE2) all */
  98. MX6Q_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  99. /* pin 27 - 1 - (MODE3) all */
  100. MX6Q_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  101. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  102. MX6Q_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  103. /* pin 42 PHY nRST */
  104. MX6Q_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  105. };
  106. iomux_v3_cfg_t enet_pads2[] = {
  107. MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  108. MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  109. MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  110. MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  111. MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  112. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  113. };
  114. /* Button assignments for J14 */
  115. static iomux_v3_cfg_t button_pads[] = {
  116. /* Menu */
  117. MX6Q_PAD_NANDF_D1__GPIO_2_1 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  118. /* Back */
  119. MX6Q_PAD_NANDF_D2__GPIO_2_2 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  120. /* Labelled Search (mapped to Power under Android) */
  121. MX6Q_PAD_NANDF_D3__GPIO_2_3 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  122. /* Home */
  123. MX6Q_PAD_NANDF_D4__GPIO_2_4 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  124. /* Volume Down */
  125. MX6Q_PAD_GPIO_19__GPIO_4_5 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  126. /* Volume Up */
  127. MX6Q_PAD_GPIO_18__GPIO_7_13 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  128. };
  129. static void setup_iomux_enet(void)
  130. {
  131. gpio_direction_output(87, 0); /* GPIO 3-23 */
  132. gpio_direction_output(190, 1); /* GPIO 6-30 */
  133. gpio_direction_output(185, 1); /* GPIO 6-25 */
  134. gpio_direction_output(187, 1); /* GPIO 6-27 */
  135. gpio_direction_output(188, 1); /* GPIO 6-28*/
  136. gpio_direction_output(189, 1); /* GPIO 6-29 */
  137. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  138. gpio_direction_output(184, 1); /* GPIO 6-24 */
  139. /* Need delay 10ms according to KSZ9021 spec */
  140. udelay(1000 * 10);
  141. gpio_set_value(87, 1); /* GPIO 3-23 */
  142. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  143. }
  144. iomux_v3_cfg_t usb_pads[] = {
  145. MX6Q_PAD_GPIO_17__GPIO_7_12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  146. };
  147. static void setup_iomux_uart(void)
  148. {
  149. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  150. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  151. }
  152. #ifdef CONFIG_USB_EHCI_MX6
  153. int board_ehci_hcd_init(int port)
  154. {
  155. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  156. /* Reset USB hub */
  157. gpio_direction_output(GPIO_NUMBER(7, 12), 0);
  158. mdelay(2);
  159. gpio_set_value(GPIO_NUMBER(7, 12), 1);
  160. return 0;
  161. }
  162. #endif
  163. #ifdef CONFIG_FSL_ESDHC
  164. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  165. {USDHC3_BASE_ADDR, 1},
  166. {USDHC4_BASE_ADDR, 1},
  167. };
  168. int board_mmc_getcd(struct mmc *mmc)
  169. {
  170. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  171. int ret;
  172. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  173. gpio_direction_input(192); /*GPIO7_0*/
  174. ret = !gpio_get_value(192);
  175. } else {
  176. gpio_direction_input(38); /*GPIO2_6*/
  177. ret = !gpio_get_value(38);
  178. }
  179. return ret;
  180. }
  181. int board_mmc_init(bd_t *bis)
  182. {
  183. s32 status = 0;
  184. u32 index = 0;
  185. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  186. switch (index) {
  187. case 0:
  188. imx_iomux_v3_setup_multiple_pads(
  189. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  190. break;
  191. case 1:
  192. imx_iomux_v3_setup_multiple_pads(
  193. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  194. break;
  195. default:
  196. printf("Warning: you configured more USDHC controllers"
  197. "(%d) then supported by the board (%d)\n",
  198. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  199. return status;
  200. }
  201. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  202. }
  203. return status;
  204. }
  205. #endif
  206. u32 get_board_rev(void)
  207. {
  208. return 0x63000 ;
  209. }
  210. #ifdef CONFIG_MXC_SPI
  211. iomux_v3_cfg_t ecspi1_pads[] = {
  212. /* SS1 */
  213. MX6Q_PAD_EIM_D19__GPIO_3_19 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  214. MX6Q_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  215. MX6Q_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  216. MX6Q_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  217. };
  218. void setup_spi(void)
  219. {
  220. gpio_direction_output(CONFIG_SF_DEFAULT_CS, 1);
  221. imx_iomux_v3_setup_multiple_pads(ecspi1_pads,
  222. ARRAY_SIZE(ecspi1_pads));
  223. }
  224. #endif
  225. int board_phy_config(struct phy_device *phydev)
  226. {
  227. /* min rx data delay */
  228. ksz9021_phy_extended_write(phydev,
  229. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  230. /* min tx data delay */
  231. ksz9021_phy_extended_write(phydev,
  232. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  233. /* max rx/tx clock delay, min rx/tx control */
  234. ksz9021_phy_extended_write(phydev,
  235. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  236. if (phydev->drv->config)
  237. phydev->drv->config(phydev);
  238. return 0;
  239. }
  240. int board_eth_init(bd_t *bis)
  241. {
  242. int ret;
  243. setup_iomux_enet();
  244. ret = cpu_eth_init(bis);
  245. if (ret)
  246. printf("FEC MXC: %s:failed\n", __func__);
  247. return 0;
  248. }
  249. static void setup_buttons(void)
  250. {
  251. imx_iomux_v3_setup_multiple_pads(button_pads,
  252. ARRAY_SIZE(button_pads));
  253. }
  254. int board_early_init_f(void)
  255. {
  256. setup_iomux_uart();
  257. setup_buttons();
  258. return 0;
  259. }
  260. int board_init(void)
  261. {
  262. /* address of boot parameters */
  263. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  264. #ifdef CONFIG_MXC_SPI
  265. setup_spi();
  266. #endif
  267. return 0;
  268. }
  269. int checkboard(void)
  270. {
  271. puts("Board: MX6Q-Sabre Lite\n");
  272. return 0;
  273. }
  274. struct button_key {
  275. char const *name;
  276. unsigned gpnum;
  277. char ident;
  278. };
  279. static struct button_key const buttons[] = {
  280. {"back", GPIO_NUMBER(2, 2), 'B'},
  281. {"home", GPIO_NUMBER(2, 4), 'H'},
  282. {"menu", GPIO_NUMBER(2, 1), 'M'},
  283. {"search", GPIO_NUMBER(2, 3), 'S'},
  284. {"volup", GPIO_NUMBER(7, 13), 'V'},
  285. {"voldown", GPIO_NUMBER(4, 5), 'v'},
  286. };
  287. /*
  288. * generate a null-terminated string containing the buttons pressed
  289. * returns number of keys pressed
  290. */
  291. static int read_keys(char *buf)
  292. {
  293. int i, numpressed = 0;
  294. for (i = 0; i < ARRAY_SIZE(buttons); i++) {
  295. if (!gpio_get_value(buttons[i].gpnum))
  296. buf[numpressed++] = buttons[i].ident;
  297. }
  298. buf[numpressed] = '\0';
  299. return numpressed;
  300. }
  301. static int do_kbd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  302. {
  303. char envvalue[ARRAY_SIZE(buttons)+1];
  304. int numpressed = read_keys(envvalue);
  305. setenv("keybd", envvalue);
  306. return numpressed == 0;
  307. }
  308. U_BOOT_CMD(
  309. kbd, 1, 1, do_kbd,
  310. "Tests for keypresses, sets 'keybd' environment variable",
  311. "Returns 0 (true) to shell if key is pressed."
  312. );
  313. #ifdef CONFIG_PREBOOT
  314. static char const kbd_magic_prefix[] = "key_magic";
  315. static char const kbd_command_prefix[] = "key_cmd";
  316. static void preboot_keys(void)
  317. {
  318. int numpressed;
  319. char keypress[ARRAY_SIZE(buttons)+1];
  320. numpressed = read_keys(keypress);
  321. if (numpressed) {
  322. char *kbd_magic_keys = getenv("magic_keys");
  323. char *suffix;
  324. /*
  325. * loop over all magic keys
  326. */
  327. for (suffix = kbd_magic_keys; *suffix; ++suffix) {
  328. char *keys;
  329. char magic[sizeof(kbd_magic_prefix) + 1];
  330. sprintf(magic, "%s%c", kbd_magic_prefix, *suffix);
  331. keys = getenv(magic);
  332. if (keys) {
  333. if (!strcmp(keys, keypress))
  334. break;
  335. }
  336. }
  337. if (*suffix) {
  338. char cmd_name[sizeof(kbd_command_prefix) + 1];
  339. char *cmd;
  340. sprintf(cmd_name, "%s%c", kbd_command_prefix, *suffix);
  341. cmd = getenv(cmd_name);
  342. if (cmd) {
  343. setenv("preboot", cmd);
  344. return;
  345. }
  346. }
  347. }
  348. }
  349. #endif
  350. int misc_init_r(void)
  351. {
  352. #ifdef CONFIG_PREBOOT
  353. preboot_keys();
  354. #endif
  355. return 0;
  356. }