MPC8560ADS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * mpc8560ads board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_CPM2 1 /* has CPM2 */
  39. #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
  40. #define CONFIG_PCI
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #undef CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  44. #define CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  45. #define CONFIG_ENV_OVERWRITE
  46. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  47. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  48. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  49. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  50. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  51. /*
  52. * sysclk for MPC85xx
  53. *
  54. * Two valid values are:
  55. * 33000000
  56. * 66000000
  57. *
  58. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  59. * is likely the desired value here, so that is now the default.
  60. * The board, however, can run at 66MHz. In any event, this value
  61. * must match the settings of some switches. Details can be found
  62. * in the README.mpc85xxads.
  63. */
  64. #ifndef CONFIG_SYS_CLK_FREQ
  65. #define CONFIG_SYS_CLK_FREQ 33000000
  66. #endif
  67. /*
  68. * These can be toggled for performance analysis, otherwise use default.
  69. */
  70. #define CONFIG_L2_CACHE /* toggle L2 cache */
  71. #define CONFIG_BTB /* toggle branch predition */
  72. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  73. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  74. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  75. #undef CFG_DRAM_TEST /* memory test, takes time */
  76. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  77. #define CFG_MEMTEST_END 0x00400000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  84. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  85. /*
  86. * DDR Setup
  87. */
  88. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  89. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  90. #if defined(CONFIG_SPD_EEPROM)
  91. /*
  92. * Determine DDR configuration from I2C interface.
  93. */
  94. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  95. #else
  96. /*
  97. * Manually set up DDR parameters
  98. */
  99. #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
  100. #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  101. #define CFG_DDR_CS0_CONFIG 0x80000002
  102. #define CFG_DDR_TIMING_1 0x37344321
  103. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  104. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  105. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  106. #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  107. #endif
  108. /*
  109. * SDRAM on the Local Bus
  110. */
  111. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  112. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  113. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  114. #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
  115. #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  116. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  117. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  118. #undef CFG_FLASH_CHECKSUM
  119. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  121. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  122. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  123. #define CFG_RAMBOOT
  124. #else
  125. #undef CFG_RAMBOOT
  126. #endif
  127. #define CFG_FLASH_CFI_DRIVER
  128. #define CFG_FLASH_CFI
  129. #define CFG_FLASH_EMPTY_INFO
  130. #undef CONFIG_CLOCKS_IN_MHZ
  131. /*
  132. * Local Bus Definitions
  133. */
  134. /*
  135. * Base Register 2 and Option Register 2 configure SDRAM.
  136. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  137. *
  138. * For BR2, need:
  139. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  140. * port-size = 32-bits = BR2[19:20] = 11
  141. * no parity checking = BR2[21:22] = 00
  142. * SDRAM for MSEL = BR2[24:26] = 011
  143. * Valid = BR[31] = 1
  144. *
  145. * 0 4 8 12 16 20 24 28
  146. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  147. *
  148. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  149. * FIXME: the top 17 bits of BR2.
  150. */
  151. #define CFG_BR2_PRELIM 0xf0001861
  152. /*
  153. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  154. *
  155. * For OR2, need:
  156. * 64MB mask for AM, OR2[0:7] = 1111 1100
  157. * XAM, OR2[17:18] = 11
  158. * 9 columns OR2[19-21] = 010
  159. * 13 rows OR2[23-25] = 100
  160. * EAD set for extra time OR[31] = 1
  161. *
  162. * 0 4 8 12 16 20 24 28
  163. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  164. */
  165. #define CFG_OR2_PRELIM 0xfc006901
  166. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  167. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  168. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  169. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  170. /*
  171. * LSDMR masks
  172. */
  173. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  174. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  175. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  176. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  177. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  178. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  179. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  180. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  181. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  182. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  183. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  184. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  185. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  186. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  187. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  188. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  189. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  190. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  191. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  192. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  193. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  194. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  195. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  196. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
  197. | CFG_LBC_LSDMR_RFCR5 \
  198. | CFG_LBC_LSDMR_PRETOACT3 \
  199. | CFG_LBC_LSDMR_ACTTORW3 \
  200. | CFG_LBC_LSDMR_BL8 \
  201. | CFG_LBC_LSDMR_WRC2 \
  202. | CFG_LBC_LSDMR_CL3 \
  203. | CFG_LBC_LSDMR_RFEN \
  204. )
  205. /*
  206. * SDRAM Controller configuration sequence.
  207. */
  208. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  209. | CFG_LBC_LSDMR_OP_PCHALL)
  210. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  211. | CFG_LBC_LSDMR_OP_ARFRSH)
  212. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  213. | CFG_LBC_LSDMR_OP_ARFRSH)
  214. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  215. | CFG_LBC_LSDMR_OP_MRW)
  216. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  217. | CFG_LBC_LSDMR_OP_NORMAL)
  218. /*
  219. * 32KB, 8-bit wide for ADS config reg
  220. */
  221. #define CFG_BR4_PRELIM 0xf8000801
  222. #define CFG_OR4_PRELIM 0xffffe1f1
  223. #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
  224. #define CONFIG_L1_INIT_RAM
  225. #define CFG_INIT_RAM_LOCK 1
  226. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  227. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  228. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  229. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  230. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  231. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  232. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  233. /* Serial Port */
  234. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  235. #undef CONFIG_CONS_NONE /* define if console on something else */
  236. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  237. #define CONFIG_BAUDRATE 115200
  238. #define CFG_BAUDRATE_TABLE \
  239. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  240. /* Use the HUSH parser */
  241. #define CFG_HUSH_PARSER
  242. #ifdef CFG_HUSH_PARSER
  243. #define CFG_PROMPT_HUSH_PS2 "> "
  244. #endif
  245. /* pass open firmware flat tree */
  246. #define CONFIG_OF_FLAT_TREE 1
  247. #define CONFIG_OF_BOARD_SETUP 1
  248. /* maximum size of the flat tree (8K) */
  249. #define OF_FLAT_TREE_MAX_SIZE 8192
  250. #define OF_CPU "PowerPC,8560@0"
  251. #define OF_SOC "soc8560@e0000000"
  252. #define OF_TBCLK (bd->bi_busfreq / 8)
  253. #define OF_STDOUT_PATH "/soc8560@e0000000/serial@4500"
  254. /*
  255. * I2C
  256. */
  257. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  258. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  259. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  260. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  261. #define CFG_I2C_SLAVE 0x7F
  262. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  263. #define CFG_I2C_OFFSET 0x3000
  264. /* RapidIO MMU */
  265. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  266. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  267. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  268. /*
  269. * General PCI
  270. * Memory space is mapped 1-1, but I/O space must start from 0.
  271. */
  272. #define CFG_PCI1_MEM_BASE 0x80000000
  273. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  274. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  275. #define CFG_PCI1_IO_BASE 0x00000000
  276. #define CFG_PCI1_IO_PHYS 0xe2000000
  277. #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
  278. #if defined(CONFIG_PCI)
  279. #define CONFIG_NET_MULTI
  280. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  281. #undef CONFIG_EEPRO100
  282. #undef CONFIG_TULIP
  283. #if !defined(CONFIG_PCI_PNP)
  284. #define PCI_ENET0_IOADDR 0xe0000000
  285. #define PCI_ENET0_MEMADDR 0xe0000000
  286. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  287. #endif
  288. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  289. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  290. #endif /* CONFIG_PCI */
  291. #if defined(CONFIG_TSEC_ENET)
  292. #ifndef CONFIG_NET_MULTI
  293. #define CONFIG_NET_MULTI 1
  294. #endif
  295. #define CONFIG_MII 1 /* MII PHY management */
  296. #define CONFIG_TSEC1 1
  297. #define CONFIG_TSEC1_NAME "TSEC0"
  298. #define CONFIG_TSEC2 1
  299. #define CONFIG_TSEC2_NAME "TSEC1"
  300. #undef CONFIG_MPC85XX_FEC
  301. #define TSEC1_PHY_ADDR 0
  302. #define TSEC2_PHY_ADDR 1
  303. #define TSEC1_PHYIDX 0
  304. #define TSEC2_PHYIDX 0
  305. /* Options are: TSEC[0-1] */
  306. #define CONFIG_ETHPRIME "TSEC0"
  307. #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
  308. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  309. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  310. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  311. #if (CONFIG_ETHER_INDEX == 2)
  312. /*
  313. * - Rx-CLK is CLK13
  314. * - Tx-CLK is CLK14
  315. * - Select bus for bd/buffers
  316. * - Full duplex
  317. */
  318. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  319. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  320. #define CFG_CPMFCR_RAMTYPE 0
  321. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  322. #define FETH2_RST 0x01
  323. #elif (CONFIG_ETHER_INDEX == 3)
  324. /* need more definitions here for FE3 */
  325. #define FETH3_RST 0x80
  326. #endif /* CONFIG_ETHER_INDEX */
  327. #define CONFIG_MII /* MII PHY management */
  328. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  329. /*
  330. * GPIO pins used for bit-banged MII communications
  331. */
  332. #define MDIO_PORT 2 /* Port C */
  333. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  334. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  335. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  336. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  337. else iop->pdat &= ~0x00400000
  338. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  339. else iop->pdat &= ~0x00200000
  340. #define MIIDELAY udelay(1)
  341. #endif
  342. /*
  343. * Environment
  344. */
  345. #ifndef CFG_RAMBOOT
  346. #define CFG_ENV_IS_IN_FLASH 1
  347. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  348. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  349. #define CFG_ENV_SIZE 0x2000
  350. #else
  351. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  352. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  353. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  354. #define CFG_ENV_SIZE 0x2000
  355. #endif
  356. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  357. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  358. /*
  359. * Command line configuration.
  360. */
  361. #include <config_cmd_default.h>
  362. #define CONFIG_CMD_PING
  363. #define CONFIG_CMD_I2C
  364. #if defined(CONFIG_PCI)
  365. #define CONFIG_CMD_PCI
  366. #endif
  367. #if defined(CONFIG_ETHER_ON_FCC)
  368. #define CONFIG_CMD_MII
  369. #endif
  370. #if defined(CFG_RAMBOOT)
  371. #undef CONFIG_CMD_ENV
  372. #undef CONFIG_CMD_LOADS
  373. #endif
  374. #undef CONFIG_WATCHDOG /* watchdog disabled */
  375. /*
  376. * Miscellaneous configurable options
  377. */
  378. #define CFG_LONGHELP /* undef to save memory */
  379. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  380. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  381. #if defined(CONFIG_CMD_KGDB)
  382. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  383. #else
  384. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  385. #endif
  386. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  387. #define CFG_MAXARGS 16 /* max number of command args */
  388. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  389. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  390. /*
  391. * For booting Linux, the board info and command line data
  392. * have to be in the first 8 MB of memory, since this is
  393. * the maximum mapped by the Linux kernel during initialization.
  394. */
  395. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  396. /* Cache Configuration */
  397. #define CFG_DCACHE_SIZE 32768
  398. #define CFG_CACHELINE_SIZE 32
  399. #if defined(CONFIG_CMD_KGDB)
  400. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  401. #endif
  402. /*
  403. * Internal Definitions
  404. *
  405. * Boot Flags
  406. */
  407. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  408. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  409. #if defined(CONFIG_CMD_KGDB)
  410. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  411. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  412. #endif
  413. /*
  414. * Environment Configuration
  415. */
  416. /* The mac addresses for all ethernet interface */
  417. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  418. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  419. #define CONFIG_HAS_ETH1
  420. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  421. #define CONFIG_HAS_ETH2
  422. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  423. #endif
  424. #define CONFIG_IPADDR 192.168.1.253
  425. #define CONFIG_HOSTNAME unknown
  426. #define CONFIG_ROOTPATH /nfsroot
  427. #define CONFIG_BOOTFILE your.uImage
  428. #define CONFIG_SERVERIP 192.168.1.1
  429. #define CONFIG_GATEWAYIP 192.168.1.1
  430. #define CONFIG_NETMASK 255.255.255.0
  431. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  432. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  433. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  434. #define CONFIG_BAUDRATE 115200
  435. #define CONFIG_EXTRA_ENV_SETTINGS \
  436. "netdev=eth0\0" \
  437. "consoledev=ttyS0\0" \
  438. "ramdiskaddr=400000\0" \
  439. "ramdiskfile=your.ramdisk.u-boot\0"
  440. #define CONFIG_NFSBOOTCOMMAND \
  441. "setenv bootargs root=/dev/nfs rw " \
  442. "nfsroot=$serverip:$rootpath " \
  443. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  444. "console=$consoledev,$baudrate $othbootargs;" \
  445. "tftp $loadaddr $bootfile;" \
  446. "bootm $loadaddr"
  447. #define CONFIG_RAMBOOTCOMMAND \
  448. "setenv bootargs root=/dev/ram rw " \
  449. "console=$consoledev,$baudrate $othbootargs;" \
  450. "tftp $ramdiskaddr $ramdiskfile;" \
  451. "tftp $loadaddr $bootfile;" \
  452. "bootm $loadaddr $ramdiskaddr"
  453. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  454. #endif /* __CONFIG_H */