cpu.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * (C) Copyright 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #ifndef _EXYNOS4_CPU_H
  22. #define _EXYNOS4_CPU_H
  23. #define DEVICE_NOT_AVAILABLE 0
  24. #define EXYNOS4_ADDR_BASE 0x10000000
  25. /* EXYNOS4 */
  26. #define EXYNOS4_GPIO_PART3_BASE 0x03860000
  27. #define EXYNOS4_PRO_ID 0x10000000
  28. #define EXYNOS4_SYSREG_BASE 0x10010000
  29. #define EXYNOS4_POWER_BASE 0x10020000
  30. #define EXYNOS4_SWRESET 0x10020400
  31. #define EXYNOS4_CLOCK_BASE 0x10030000
  32. #define EXYNOS4_SYSTIMER_BASE 0x10050000
  33. #define EXYNOS4_WATCHDOG_BASE 0x10060000
  34. #define EXYNOS4_MIU_BASE 0x10600000
  35. #define EXYNOS4_DMC0_BASE 0x10400000
  36. #define EXYNOS4_DMC1_BASE 0x10410000
  37. #define EXYNOS4_GPIO_PART2_BASE 0x11000000
  38. #define EXYNOS4_GPIO_PART1_BASE 0x11400000
  39. #define EXYNOS4_FIMD_BASE 0x11C00000
  40. #define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
  41. #define EXYNOS4_USBOTG_BASE 0x12480000
  42. #define EXYNOS4_MMC_BASE 0x12510000
  43. #define EXYNOS4_SROMC_BASE 0x12570000
  44. #define EXYNOS4_USBPHY_BASE 0x125B0000
  45. #define EXYNOS4_UART_BASE 0x13800000
  46. #define EXYNOS4_ADC_BASE 0x13910000
  47. #define EXYNOS4_PWMTIMER_BASE 0x139D0000
  48. #define EXYNOS4_MODEM_BASE 0x13A00000
  49. #define EXYNOS4_USBPHY_CONTROL 0x10020704
  50. #define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
  51. /* EXYNOS5 */
  52. #define EXYNOS5_GPIO_PART4_BASE 0x03860000
  53. #define EXYNOS5_PRO_ID 0x10000000
  54. #define EXYNOS5_CLOCK_BASE 0x10010000
  55. #define EXYNOS5_POWER_BASE 0x10040000
  56. #define EXYNOS5_SWRESET 0x10040400
  57. #define EXYNOS5_SYSREG_BASE 0x10050000
  58. #define EXYNOS5_WATCHDOG_BASE 0x101D0000
  59. #define EXYNOS5_DMC_PHY0_BASE 0x10C00000
  60. #define EXYNOS5_DMC_PHY1_BASE 0x10C10000
  61. #define EXYNOS5_GPIO_PART3_BASE 0x10D10000
  62. #define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
  63. #define EXYNOS5_GPIO_PART1_BASE 0x11400000
  64. #define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
  65. #define EXYNOS5_MMC_BASE 0x12200000
  66. #define EXYNOS5_SROMC_BASE 0x12250000
  67. #define EXYNOS5_USBOTG_BASE 0x12480000
  68. #define EXYNOS5_USBPHY_BASE 0x12480000
  69. #define EXYNOS5_UART_BASE 0x12C00000
  70. #define EXYNOS5_PWMTIMER_BASE 0x12DD0000
  71. #define EXYNOS5_GPIO_PART2_BASE 0x13400000
  72. #define EXYNOS5_FIMD_BASE 0x14400000
  73. #define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
  74. #define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
  75. #ifndef __ASSEMBLY__
  76. #include <asm/io.h>
  77. /* CPU detection macros */
  78. extern unsigned int s5p_cpu_id;
  79. extern unsigned int s5p_cpu_rev;
  80. static inline int s5p_get_cpu_rev(void)
  81. {
  82. return s5p_cpu_rev;
  83. }
  84. static inline void s5p_set_cpu_id(void)
  85. {
  86. s5p_cpu_id = readl(EXYNOS4_PRO_ID);
  87. s5p_cpu_id = (0xC000 | ((s5p_cpu_id & 0x00FFF000) >> 12));
  88. /*
  89. * 0xC200: EXYNOS4210 EVT0
  90. * 0xC210: EXYNOS4210 EVT1
  91. */
  92. if (s5p_cpu_id == 0xC200) {
  93. s5p_cpu_id |= 0x10;
  94. s5p_cpu_rev = 0;
  95. } else if (s5p_cpu_id == 0xC210) {
  96. s5p_cpu_rev = 1;
  97. }
  98. }
  99. #define IS_SAMSUNG_TYPE(type, id) \
  100. static inline int cpu_is_##type(void) \
  101. { \
  102. return s5p_cpu_id == id ? 1 : 0; \
  103. }
  104. IS_SAMSUNG_TYPE(exynos4, 0xc210)
  105. IS_SAMSUNG_TYPE(exynos5, 0xc520)
  106. #define SAMSUNG_BASE(device, base) \
  107. static inline unsigned int samsung_get_base_##device(void) \
  108. { \
  109. if (cpu_is_exynos4()) \
  110. return EXYNOS4_##base; \
  111. else if (cpu_is_exynos5()) \
  112. return EXYNOS5_##base; \
  113. else \
  114. return 0; \
  115. }
  116. SAMSUNG_BASE(adc, ADC_BASE)
  117. SAMSUNG_BASE(clock, CLOCK_BASE)
  118. SAMSUNG_BASE(sysreg, SYSREG_BASE)
  119. SAMSUNG_BASE(fimd, FIMD_BASE)
  120. SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
  121. SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
  122. SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
  123. SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
  124. SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
  125. SAMSUNG_BASE(pro_id, PRO_ID)
  126. SAMSUNG_BASE(mmc, MMC_BASE)
  127. SAMSUNG_BASE(modem, MODEM_BASE)
  128. SAMSUNG_BASE(sromc, SROMC_BASE)
  129. SAMSUNG_BASE(swreset, SWRESET)
  130. SAMSUNG_BASE(timer, PWMTIMER_BASE)
  131. SAMSUNG_BASE(uart, UART_BASE)
  132. SAMSUNG_BASE(usb_phy, USBPHY_BASE)
  133. SAMSUNG_BASE(usb_otg, USBOTG_BASE)
  134. SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
  135. SAMSUNG_BASE(power, POWER_BASE)
  136. #endif
  137. #endif /* _EXYNOS4_CPU_H */