ppc440.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. #ifndef __PPC440_H__
  22. #define __PPC440_H__
  23. /*--------------------------------------------------------------------- */
  24. /* Special Purpose Registers */
  25. /*--------------------------------------------------------------------- */
  26. #define dec 0x016 /* decrementer */
  27. #define srr0 0x01a /* save/restore register 0 */
  28. #define srr1 0x01b /* save/restore register 1 */
  29. #define pid 0x030 /* process id */
  30. #define decar 0x036 /* decrementer auto-reload */
  31. #define csrr0 0x03a /* critical save/restore register 0 */
  32. #define csrr1 0x03b /* critical save/restore register 1 */
  33. #define dear 0x03d /* data exception address register */
  34. #define esr 0x03e /* exception syndrome register */
  35. #define ivpr 0x03f /* interrupt prefix register */
  36. #define usprg0 0x100 /* user special purpose register general 0 */
  37. #define usprg1 0x110 /* user special purpose register general 1 */
  38. #define sprg1 0x111 /* special purpose register general 1 */
  39. #define sprg2 0x112 /* special purpose register general 2 */
  40. #define sprg3 0x113 /* special purpose register general 3 */
  41. #define sprg4 0x114 /* special purpose register general 4 */
  42. #define sprg5 0x115 /* special purpose register general 5 */
  43. #define sprg6 0x116 /* special purpose register general 6 */
  44. #define sprg7 0x117 /* special purpose register general 7 */
  45. #define tbl 0x11c /* time base lower (supervisor)*/
  46. #define tbu 0x11d /* time base upper (supervisor)*/
  47. #define pir 0x11e /* processor id register */
  48. /*#define pvr 0x11f processor version register */
  49. #define dbsr 0x130 /* debug status register */
  50. #define dbcr0 0x134 /* debug control register 0 */
  51. #define dbcr1 0x135 /* debug control register 1 */
  52. #define dbcr2 0x136 /* debug control register 2 */
  53. #define iac1 0x138 /* instruction address compare 1 */
  54. #define iac2 0x139 /* instruction address compare 2 */
  55. #define iac3 0x13a /* instruction address compare 3 */
  56. #define iac4 0x13b /* instruction address compare 4 */
  57. #define dac1 0x13c /* data address compare 1 */
  58. #define dac2 0x13d /* data address compare 2 */
  59. #define dvc1 0x13e /* data value compare 1 */
  60. #define dvc2 0x13f /* data value compare 2 */
  61. #define tsr 0x150 /* timer status register */
  62. #define tcr 0x154 /* timer control register */
  63. #define ivor0 0x190 /* interrupt vector offset register 0 */
  64. #define ivor1 0x191 /* interrupt vector offset register 1 */
  65. #define ivor2 0x192 /* interrupt vector offset register 2 */
  66. #define ivor3 0x193 /* interrupt vector offset register 3 */
  67. #define ivor4 0x194 /* interrupt vector offset register 4 */
  68. #define ivor5 0x195 /* interrupt vector offset register 5 */
  69. #define ivor6 0x196 /* interrupt vector offset register 6 */
  70. #define ivor7 0x197 /* interrupt vector offset register 7 */
  71. #define ivor8 0x198 /* interrupt vector offset register 8 */
  72. #define ivor9 0x199 /* interrupt vector offset register 9 */
  73. #define ivor10 0x19a /* interrupt vector offset register 10 */
  74. #define ivor11 0x19b /* interrupt vector offset register 11 */
  75. #define ivor12 0x19c /* interrupt vector offset register 12 */
  76. #define ivor13 0x19d /* interrupt vector offset register 13 */
  77. #define ivor14 0x19e /* interrupt vector offset register 14 */
  78. #define ivor15 0x19f /* interrupt vector offset register 15 */
  79. #define inv0 0x370 /* instruction cache normal victim 0 */
  80. #define inv1 0x371 /* instruction cache normal victim 1 */
  81. #define inv2 0x372 /* instruction cache normal victim 2 */
  82. #define inv3 0x373 /* instruction cache normal victim 3 */
  83. #define itv0 0x374 /* instruction cache transient victim 0 */
  84. #define itv1 0x375 /* instruction cache transient victim 1 */
  85. #define itv2 0x376 /* instruction cache transient victim 2 */
  86. #define itv3 0x377 /* instruction cache transient victim 3 */
  87. #define dnv0 0x390 /* data cache normal victim 0 */
  88. #define dnv1 0x391 /* data cache normal victim 1 */
  89. #define dnv2 0x392 /* data cache normal victim 2 */
  90. #define dnv3 0x393 /* data cache normal victim 3 */
  91. #define dtv0 0x394 /* data cache transient victim 0 */
  92. #define dtv1 0x395 /* data cache transient victim 1 */
  93. #define dtv2 0x396 /* data cache transient victim 2 */
  94. #define dtv3 0x397 /* data cache transient victim 3 */
  95. #define dvlim 0x398 /* data cache victim limit */
  96. #define ivlim 0x399 /* instruction cache victim limit */
  97. #define rstcfg 0x39b /* reset configuration */
  98. #define dcdbtrl 0x39c /* data cache debug tag register low */
  99. #define dcdbtrh 0x39d /* data cache debug tag register high */
  100. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  101. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  102. #define mmucr 0x3b2 /* mmu control register */
  103. #define ccr0 0x3b3 /* core configuration register 0 */
  104. #define icdbdr 0x3d3 /* instruction cache debug data register */
  105. #define dbdr 0x3f3 /* debug data register */
  106. /******************************************************************************
  107. * DCRs & Related
  108. ******************************************************************************/
  109. /*-----------------------------------------------------------------------------
  110. | SDRAM Controller
  111. +----------------------------------------------------------------------------*/
  112. #define SDRAM_DCR_BASE 0x10
  113. #define memcfga (SDRAM_DCR_BASE+0x0) /* Memory configuration address reg */
  114. #define memcfgd (SDRAM_DCR_BASE+0x1) /* Memory configuration data reg */
  115. /* values for memcfga register - indirect addressing of these regs */
  116. #define mem_besr0_clr 0x0000 /* bus error status reg 0 (clr) */
  117. #define mem_besr0_set 0x0004 /* bus error status reg 0 (set) */
  118. #define mem_besr1_clr 0x0008 /* bus error status reg 1 (clr) */
  119. #define mem_besr1_set 0x000c /* bus error status reg 1 (set) */
  120. #define mem_bear 0x0010 /* bus error address reg */
  121. #define mem_mirq_clr 0x0011 /* bus master interrupt (clr) */
  122. #define mem_mirq_set 0x0012 /* bus master interrupt (set) */
  123. #define mem_slio 0x0018 /* ddr sdram slave interface options */
  124. #define mem_cfg0 0x0020 /* ddr sdram options 0 */
  125. #define mem_cfg1 0x0021 /* ddr sdram options 1 */
  126. #define mem_devopt 0x0022 /* ddr sdram device options */
  127. #define mem_mcsts 0x0024 /* memory controller status */
  128. #define mem_rtr 0x0030 /* refresh timer register */
  129. #define mem_pmit 0x0034 /* power management idle timer */
  130. #define mem_uabba 0x0038 /* plb UABus base address */
  131. #define mem_b0cr 0x0040 /* ddr sdram bank 0 configuration */
  132. #define mem_b1cr 0x0044 /* ddr sdram bank 1 configuration */
  133. #define mem_b2cr 0x0048 /* ddr sdram bank 2 configuration */
  134. #define mem_b3cr 0x004c /* ddr sdram bank 3 configuration */
  135. #define mem_tr0 0x0080 /* sdram timing register 0 */
  136. #define mem_tr1 0x0081 /* sdram timing register 1 */
  137. #define mem_clktr 0x0082 /* ddr clock timing register */
  138. #define mem_wddctr 0x0083 /* write data/dm/dqs clock timing reg */
  139. #define mem_dlycal 0x0084 /* delay line calibration register */
  140. #define mem_eccesr 0x0098 /* ECC error status */
  141. /*-----------------------------------------------------------------------------
  142. | Extrnal Bus Controller
  143. +----------------------------------------------------------------------------*/
  144. #define EBC_DCR_BASE 0x12
  145. #define ebccfga (EBC_DCR_BASE+0x0) /* External bus controller addr reg */
  146. #define ebccfgd (EBC_DCR_BASE+0x1) /* External bus controller data reg */
  147. /* values for ebccfga register - indirect addressing of these regs */
  148. #define pb0cr 0x00 /* periph bank 0 config reg */
  149. #define pb1cr 0x01 /* periph bank 1 config reg */
  150. #define pb2cr 0x02 /* periph bank 2 config reg */
  151. #define pb3cr 0x03 /* periph bank 3 config reg */
  152. #define pb4cr 0x04 /* periph bank 4 config reg */
  153. #define pb5cr 0x05 /* periph bank 5 config reg */
  154. #define pb6cr 0x06 /* periph bank 6 config reg */
  155. #define pb7cr 0x07 /* periph bank 7 config reg */
  156. #define pb0ap 0x10 /* periph bank 0 access parameters */
  157. #define pb1ap 0x11 /* periph bank 1 access parameters */
  158. #define pb2ap 0x12 /* periph bank 2 access parameters */
  159. #define pb3ap 0x13 /* periph bank 3 access parameters */
  160. #define pb4ap 0x14 /* periph bank 4 access parameters */
  161. #define pb5ap 0x15 /* periph bank 5 access parameters */
  162. #define pb6ap 0x16 /* periph bank 6 access parameters */
  163. #define pb7ap 0x17 /* periph bank 7 access parameters */
  164. #define pbear 0x20 /* periph bus error addr reg */
  165. #define pbesr 0x21 /* periph bus error status reg */
  166. #define xbcfg 0x23 /* external bus configuration reg */
  167. #define xbcid 0x23 /* external bus core id reg */
  168. /*-----------------------------------------------------------------------------
  169. | Internal SRAM
  170. +----------------------------------------------------------------------------*/
  171. #define ISRAM0_DCR_BASE 0x020
  172. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  173. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  174. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  175. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  176. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  177. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  178. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  179. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  180. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  181. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  182. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  183. /*-----------------------------------------------------------------------------
  184. | On-Chip Buses
  185. +----------------------------------------------------------------------------*/
  186. /* TODO: as needed */
  187. /*-----------------------------------------------------------------------------
  188. | Clocking, Power Management and Chip Control
  189. +----------------------------------------------------------------------------*/
  190. #define CNTRL_DCR_BASE 0x0b0
  191. #define cpc0_sr (CNTRL_DCR_BASE+0x00) /* CPM status register */
  192. #define cpc0_er (CNTRL_DCR_BASE+0x01) /* CPM enable register */
  193. #define cpc0_fr (CNTRL_DCR_BASE+0x02) /* CPM force register */
  194. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  195. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  196. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  197. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  198. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  199. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  200. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  201. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  202. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  203. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  204. /*-----------------------------------------------------------------------------
  205. | Universal interrupt controller
  206. +----------------------------------------------------------------------------*/
  207. #define UIC0_DCR_BASE 0xc0
  208. #define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
  209. #define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
  210. #define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
  211. #define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
  212. #define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
  213. #define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
  214. #define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
  215. #define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
  216. #define UIC1_DCR_BASE 0xd0
  217. #define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
  218. #define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
  219. #define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
  220. #define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
  221. #define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
  222. #define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
  223. #define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
  224. #define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
  225. /* The following is for compatibility with 405 code */
  226. #define uicsr uic0sr
  227. #define uicer uic0er
  228. #define uiccr uic0cr
  229. #define uicpr uic0pr
  230. #define uictr uic0tr
  231. #define uicmsr uic0msr
  232. #define uicvr uic0vr
  233. #define uicvcr uic0vcr
  234. /*-----------------------------------------------------------------------------
  235. | DMA
  236. +----------------------------------------------------------------------------*/
  237. #define DMA_DCR_BASE 0x100
  238. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  239. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  240. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  241. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  242. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  243. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  244. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  245. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  246. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  247. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  248. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  249. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  250. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  251. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  252. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  253. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  254. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  255. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  256. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  257. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  258. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  259. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  260. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  261. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  262. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  263. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  264. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  265. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  266. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  267. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  268. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  269. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  270. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  271. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  272. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  273. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  274. /*-----------------------------------------------------------------------------
  275. | Memory Access Layer
  276. +----------------------------------------------------------------------------*/
  277. #define MAL_DCR_BASE 0x180
  278. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  279. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  280. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  281. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  282. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  283. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  284. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  285. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  286. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  287. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  288. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  289. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  290. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  291. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  292. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  293. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  294. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  295. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  296. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  297. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  298. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  299. /*---------------------------------------------------------------------------+
  300. | Universal interrupt controller 0 interrupts (UIC0)
  301. +---------------------------------------------------------------------------*/
  302. #define UIC_U0 0x80000000 /* UART 0 */
  303. #define UIC_U1 0x40000000 /* UART 1 */
  304. #define UIC_IIC0 0x20000000 /* IIC */
  305. #define UIC_IIC1 0x10000000 /* IIC */
  306. #define UIC_PIM 0x08000000 /* PCI inbound message */
  307. #define UIC_PCRW 0x04000000 /* PCI command register write */
  308. #define UIC_PPM 0x02000000 /* PCI power management */
  309. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  310. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  311. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  312. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  313. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  314. #define UIC_D0 0x00080000 /* DMA channel 0 */
  315. #define UIC_D1 0x00040000 /* DMA channel 1 */
  316. #define UIC_D2 0x00020000 /* DMA channel 2 */
  317. #define UIC_D3 0x00010000 /* DMA channel 3 */
  318. #define UIC_RSVD0 0x00008000 /* Reserved */
  319. #define UIC_RSVD1 0x00004000 /* Reserved */
  320. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  321. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  322. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  323. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  324. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  325. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  326. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  327. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  328. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  329. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  330. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  331. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  332. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  333. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  334. /* For compatibility with 405 code */
  335. #define UIC_MAL_TXEOB UIC_MTE
  336. #define UIC_MAL_RXEOB UIC_MRE
  337. /*---------------------------------------------------------------------------+
  338. | Universal interrupt controller 1 interrupts (UIC1)
  339. +---------------------------------------------------------------------------*/
  340. #define UIC_MS 0x80000000 /* MAL SERR */
  341. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  342. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  343. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  344. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  345. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  346. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  347. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  348. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  349. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  350. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  351. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  352. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  353. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  354. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  355. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  356. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  357. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  358. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  359. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  360. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  361. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  362. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  363. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  364. #define UIC_SRE 0x00000080 /* Serial ROM error */
  365. #define UIC_RSVD2 0x00000040 /* Reserved */
  366. #define UIC_RSVD3 0x00000020 /* Reserved */
  367. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  368. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  369. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  370. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  371. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  372. /* For compatibility with 405 code */
  373. #define UIC_MAL_SERR UIC_MS
  374. #define UIC_MAL_TXDE UIC_MTDE
  375. #define UIC_MAL_RXDE UIC_MRDE
  376. #define UIC_ENET UIC_ETH0
  377. /*-----------------------------------------------------------------------------+
  378. | Clocking
  379. +-----------------------------------------------------------------------------*/
  380. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  381. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  382. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  383. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  384. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  385. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  386. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  387. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  388. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  389. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  390. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  391. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  392. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  393. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  394. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  395. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  396. /*-----------------------------------------------------------------------------
  397. | IIC Register Offsets
  398. '----------------------------------------------------------------------------*/
  399. #define IICMDBUF 0x00
  400. #define IICSDBUF 0x02
  401. #define IICLMADR 0x04
  402. #define IICHMADR 0x05
  403. #define IICCNTL 0x06
  404. #define IICMDCNTL 0x07
  405. #define IICSTS 0x08
  406. #define IICEXTSTS 0x09
  407. #define IICLSADR 0x0A
  408. #define IICHSADR 0x0B
  409. #define IICCLKDIV 0x0C
  410. #define IICINTRMSK 0x0D
  411. #define IICXFRCNT 0x0E
  412. #define IICXTCNTLSS 0x0F
  413. #define IICDIRECTCNTL 0x10
  414. /*-----------------------------------------------------------------------------
  415. | UART Register Offsets
  416. '----------------------------------------------------------------------------*/
  417. #define DATA_REG 0x00
  418. #define DL_LSB 0x00
  419. #define DL_MSB 0x01
  420. #define INT_ENABLE 0x01
  421. #define FIFO_CONTROL 0x02
  422. #define LINE_CONTROL 0x03
  423. #define MODEM_CONTROL 0x04
  424. #define LINE_STATUS 0x05
  425. #define MODEM_STATUS 0x06
  426. #define SCRATCH 0x07
  427. /*-----------------------------------------------------------------------------
  428. | PCI Internal Registers et. al. (accessed via plb)
  429. +----------------------------------------------------------------------------*/
  430. #define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
  431. #define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
  432. #define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
  433. #define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
  434. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  435. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  436. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  437. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  438. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  439. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  440. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  441. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  442. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  443. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  444. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  445. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  446. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  447. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  448. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  449. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  450. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  451. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  452. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  453. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  454. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  455. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  456. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  457. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  458. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  459. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  460. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  461. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  462. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  463. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  464. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  465. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  466. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  467. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  468. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  469. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  470. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  471. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  472. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  473. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  474. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  475. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  476. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  477. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  478. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  479. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  480. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  481. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  482. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  483. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  484. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  485. /*
  486. * Macros for accessing the indirect EBC registers
  487. */
  488. #define mtebc(reg, data) mtdcr(ebccfga,reg);mtdcr(ebccfgd,data)
  489. #define mfebc(reg, data) mtdcr(ebccfga,reg);data = mfdcr(ebccfgd)
  490. /*
  491. * Macros for accessing the indirect SDRAM controller registers
  492. */
  493. #define mtsdram(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  494. #define mfsdram(reg, data) mtdcr(memcfga,reg);data = mfdcr(memcfgd)
  495. #ifndef __ASSEMBLY__
  496. typedef struct
  497. {
  498. unsigned long pllFwdDivA;
  499. unsigned long pllFwdDivB;
  500. unsigned long pllFbkDiv;
  501. unsigned long pllOpbDiv;
  502. unsigned long pllExtBusDiv;
  503. unsigned long freqVCOMhz; /* in MHz */
  504. unsigned long freqProcessor;
  505. unsigned long freqPLB;
  506. unsigned long freqOPB;
  507. unsigned long freqEPB;
  508. } PPC440_SYS_INFO;
  509. #endif /* _ASMLANGUAGE */
  510. #define RESET_VECTOR 0xfffffffc
  511. #define CACHELINE_MASK (CFG_CACHELINE_SIZE - 1) /* Address mask for cache
  512. line aligned data. */
  513. #endif /* __PPC440_H__ */