cogent_mpc8260.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * (C) Copyright 2000
  3. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Config header file for Cogent platform using an MPC8xx CPU module
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_COGENT 1 /* using Cogent Modular Architecture */
  34. /* Cogent Modular Architecture options */
  35. #define CONFIG_CMA282 1 /* ...on a CMA282 CPU module */
  36. #define CONFIG_CMA111 1 /* ...on a CMA111 motherboard */
  37. /*
  38. * select serial console configuration
  39. *
  40. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  41. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  42. * for SCC).
  43. *
  44. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  45. * defined elsewhere (for example, on the cogent platform, there are serial
  46. * ports on the motherboard which are used for the serial console - see
  47. * cogent/cma101/serial.[ch]).
  48. */
  49. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  50. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  51. #undef CONFIG_CONS_NONE /* define if console on something else*/
  52. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  53. #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  54. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  55. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  56. /*
  57. * select ethernet configuration
  58. *
  59. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  60. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  61. * for FCC)
  62. *
  63. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  64. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  65. * from CONFIG_COMMANDS to remove support for networking.
  66. */
  67. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  68. #undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  69. #define CONFIG_ETHER_NONE /* define if ether on something else */
  70. #define CONFIG_ETHER_INDEX 1 /* which channel for ether */
  71. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  72. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  73. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  74. #define CONFIG_BAUDRATE 230400
  75. #else
  76. #define CONFIG_BAUDRATE 9600
  77. #endif
  78. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL|CFG_CMD_KGDB)&~CFG_CMD_NET)
  79. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  80. #include <cmd_confdefs.h>
  81. #ifdef DEBUG
  82. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  83. #else
  84. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  85. #endif
  86. #define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/
  87. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  88. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  89. #define CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  90. #undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  91. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  92. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  93. #define CONFIG_KGDB_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  94. #define CONFIG_KGDB_EXTC_RATE 3686400 /* serial ext clk rate in Hz */
  95. #define CONFIG_KGDB_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  96. # if defined(CONFIG_KGDB_NONE) || defined(CONFIG_KGDB_USE_EXTC)
  97. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port at */
  98. # else
  99. #define CONFIG_KGDB_BAUDRATE 9600 /* speed to run kgdb serial port at */
  100. # endif
  101. #endif
  102. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  103. /*
  104. * Miscellaneous configurable options
  105. */
  106. #define CFG_LONGHELP /* undef to save memory */
  107. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  108. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  109. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  110. #else
  111. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  112. #endif
  113. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  114. #define CFG_MAXARGS 16 /* max number of command args */
  115. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  116. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  117. #define CFG_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  120. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  121. /*
  122. * Low Level Configuration Settings
  123. * (address mappings, register initial values, etc.)
  124. * You should know what you are doing if you make changes here.
  125. */
  126. /*-----------------------------------------------------------------------
  127. * Low Level Cogent settings
  128. * if CFG_CMA_CONS_SERIAL is defined, make sure the 8260 CPM serial is not.
  129. * also, make sure CONFIG_CONS_INDEX is still defined - the index will be
  130. * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B
  131. * (second 2 for CMA120 only)
  132. */
  133. #define CFG_CMA_MB_BASE 0x00000000 /* base of m/b address space */
  134. #include <configs/cogent_common.h>
  135. #ifdef CONFIG_CONS_NONE
  136. #define CFG_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */
  137. #endif
  138. #define CFG_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */
  139. #if (CMA_MB_CAPS & CMA_MB_CAP_FLASH)
  140. /*
  141. * flash exists on the motherboard
  142. * set these four according to TOP dipsw:
  143. * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low )
  144. * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high)
  145. */
  146. #define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE
  147. #define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE
  148. #define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE
  149. #define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE
  150. #endif
  151. #define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE
  152. #define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE
  153. /*-----------------------------------------------------------------------
  154. * Hard Reset Configuration Words
  155. *
  156. * if you change bits in the HRCW, you must also change the CFG_*
  157. * defines for the various registers affected by the HRCW e.g. changing
  158. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  159. */
  160. #define CFG_HRCW_MASTER (HRCW_EBM|HRCW_BPS10|HRCW_L2CPC10|HRCW_DPPC11|\
  161. HRCW_ISB100|HRCW_MMR11|HRCW_MODCK_H0101)
  162. /* no slaves so just duplicate the master hrcw */
  163. #define CFG_HRCW_SLAVE1 CFG_HRCW_MASTER
  164. #define CFG_HRCW_SLAVE2 CFG_HRCW_MASTER
  165. #define CFG_HRCW_SLAVE3 CFG_HRCW_MASTER
  166. #define CFG_HRCW_SLAVE4 CFG_HRCW_MASTER
  167. #define CFG_HRCW_SLAVE5 CFG_HRCW_MASTER
  168. #define CFG_HRCW_SLAVE6 CFG_HRCW_MASTER
  169. #define CFG_HRCW_SLAVE7 CFG_HRCW_MASTER
  170. /*-----------------------------------------------------------------------
  171. * Internal Memory Mapped Register
  172. */
  173. #define CFG_IMMR 0xF0000000
  174. /*-----------------------------------------------------------------------
  175. * Definitions for initial stack pointer and data area (in DPRAM)
  176. */
  177. #define CFG_INIT_RAM_ADDR CFG_IMMR
  178. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  179. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  180. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  181. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  182. /*-----------------------------------------------------------------------
  183. * Start addresses for the final memory configuration
  184. * (Set up by the startup code)
  185. * Please note that CFG_SDRAM_BASE _must_ start at 0
  186. */
  187. #define CFG_SDRAM_BASE CMA_MB_RAM_BASE
  188. #ifdef CONFIG_CMA302
  189. #define CFG_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */
  190. #else
  191. #define CFG_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */
  192. #endif
  193. #define CFG_MONITOR_BASE TEXT_BASE
  194. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  195. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  196. /*
  197. * For booting Linux, the board info and command line data
  198. * have to be in the first 8 MB of memory, since this is
  199. * the maximum mapped by the Linux kernel during initialization.
  200. */
  201. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Mem map for Linux*/
  202. /*-----------------------------------------------------------------------
  203. * FLASH organization
  204. */
  205. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  206. #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  207. #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */
  208. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  209. #define CFG_ENV_IS_IN_FLASH 1
  210. #define CFG_ENV_ADDR CFG_FLASH_BASE /* Addr of Environment Sector */
  211. #ifdef CONFIG_CMA302
  212. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  213. #define CFG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */
  214. #else
  215. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  216. #endif
  217. /*-----------------------------------------------------------------------
  218. * Cache Configuration
  219. */
  220. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  221. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  222. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  223. #endif
  224. /*-----------------------------------------------------------------------
  225. * HIDx - Hardware Implementation-dependent Registers 2-11
  226. *-----------------------------------------------------------------------
  227. * HID0 also contains cache control - initially enable both caches and
  228. * invalidate contents, then the final state leaves only the instruction
  229. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  230. * but Soft reset does not.
  231. *
  232. * HID1 has only read-only information - nothing to set.
  233. */
  234. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  235. HID0_IFEM|HID0_ABE)
  236. #define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  237. #define CFG_HID2 0
  238. /*-----------------------------------------------------------------------
  239. * RMR - Reset Mode Register 5-5
  240. *-----------------------------------------------------------------------
  241. * turn on Checkstop Reset Enable
  242. */
  243. #define CFG_RMR RMR_CSRE
  244. /*-----------------------------------------------------------------------
  245. * BCR - Bus Configuration 4-25
  246. *-----------------------------------------------------------------------
  247. */
  248. #define CFG_BCR BCR_EBM
  249. /*-----------------------------------------------------------------------
  250. * SIUMCR - SIU Module Configuration 4-31
  251. *-----------------------------------------------------------------------
  252. */
  253. #define CFG_SIUMCR (SIUMCR_DPPC11|SIUMCR_L2CPC10|SIUMCR_MMR11)
  254. /*-----------------------------------------------------------------------
  255. * SYPCR - System Protection Control 4-35
  256. * SYPCR can only be written once after reset!
  257. *-----------------------------------------------------------------------
  258. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  259. */
  260. #if defined(CONFIG_WATCHDOG)
  261. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  262. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  263. #else
  264. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  265. SYPCR_SWRI|SYPCR_SWP)
  266. #endif /* CONFIG_WATCHDOG */
  267. /*-----------------------------------------------------------------------
  268. * TMCNTSC - Time Counter Status and Control 4-40
  269. *-----------------------------------------------------------------------
  270. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  271. * and enable Time Counter
  272. */
  273. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  274. /*-----------------------------------------------------------------------
  275. * PISCR - Periodic Interrupt Status and Control 4-42
  276. *-----------------------------------------------------------------------
  277. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  278. * Periodic timer
  279. */
  280. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  281. /*-----------------------------------------------------------------------
  282. * SCCR - System Clock Control 9-8
  283. *-----------------------------------------------------------------------
  284. * Ensure DFBRG is Divide by 16
  285. */
  286. #define CFG_SCCR (SCCR_DFBRG01)
  287. /*-----------------------------------------------------------------------
  288. * RCCR - RISC Controller Configuration 13-7
  289. *-----------------------------------------------------------------------
  290. */
  291. #define CFG_RCCR 0
  292. #if defined(CONFIG_CMA282)
  293. /*
  294. * Init Memory Controller:
  295. *
  296. * According to the Cogent manual, only CS0 and CS2 are used - CS0 for EPROM
  297. * and CS2 for (optional) local bus RAM on the CPU module.
  298. *
  299. * Note the motherboard address space (256 Mbyte in size) is connected
  300. * to the 60x Bus and is located starting at address 0. The Hard Reset
  301. * Configuration Word should put the 60x Bus into External Bus Mode, since
  302. * we dont set up any memory controller maps for it (see BCR[EBM], 4-26).
  303. *
  304. * (the *_SIZE vars must be a power of 2)
  305. */
  306. #define CFG_CMA_CS0_BASE TEXT_BASE /* EPROM */
  307. #define CFG_CMA_CS0_SIZE (1 << 20)
  308. #if 0
  309. #define CFG_CMA_CS2_BASE 0x10000000 /* Local Bus SDRAM */
  310. #define CFG_CMA_CS2_SIZE (16 << 20)
  311. #endif
  312. /*
  313. * CS0 maps the EPROM on the cpu module
  314. * Set it for 10 wait states, address CFG_MONITOR_BASE and size 1M
  315. *
  316. * Note: We must have already transferred control to the final location
  317. * of the EPROM before these are used, because when BR0/OR0 are set, the
  318. * mirror of the eprom at any other addresses will disappear.
  319. */
  320. /* base address = CFG_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm (60x bus) */
  321. #define CFG_BR0_PRELIM ((CFG_CMA_CS0_BASE&BRx_BA_MSK)|BRx_PS_16|BRx_WP|BRx_V)
  322. /* mask size CFG_CMA_CS0_SIZE, csneg 1/4 early, adr-to-cs 1/2, 10-wait states */
  323. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_CMA_CS0_SIZE)|\
  324. ORxG_CSNT|ORxG_ACS_DIV2|ORxG_SCY_10_CLK)
  325. /*
  326. * CS2 enables the Local Bus SDRAM on the CPU Module
  327. *
  328. * Will leave this unset for the moment, because a) my CPU module has no
  329. * SDRAM installed (it is optional); and b) it will require programming
  330. * one of the UPMs in SDRAM mode - not a trivial job, and hard to get right
  331. * if you can't test it.
  332. */
  333. #if 0
  334. /* base address = CFG_CMA_CS2_BASE, 32-bit, no parity, ??? */
  335. #define CFG_BR0_PRELIM ((CFG_CMA_CS2_BASE&BRx_BA_MSK)|BRx_PS_32|/*???*/|BRx_V)
  336. /* mask size CFG_CMA_CS2_SIZE, CS time normal, ??? */
  337. #define CFG_OR2_PRELIM ((~(CFG_CMA_CS2_SIZE-1)&ORx_AM_MSK)|/*???*/)
  338. #endif
  339. #endif
  340. /*
  341. * Internal Definitions
  342. *
  343. * Boot Flags
  344. */
  345. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  346. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  347. #endif /* __CONFIG_H */