at91rm9200dk.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Rick Bronson <rick@efn.org>
  3. *
  4. * Configuation settings for the AT91RM9200DK board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* ARM asynchronous clock */
  27. #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  28. #define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
  29. /* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
  30. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  31. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  32. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  33. #define CONFIG_SETUP_MEMORY_TAGS 1
  34. #define CONFIG_INITRD_TAG 1
  35. /*
  36. * Size of malloc() pool
  37. */
  38. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  39. #define CONFIG_BAUDRATE 115200
  40. /*
  41. * Hardware drivers
  42. */
  43. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  44. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  45. #define CONFIG_BOOTDELAY 3
  46. /* #define CONFIG_ENV_OVERWRITE 1 */
  47. #define CONFIG_COMMANDS \
  48. ((CONFIG_CMD_DFL | \
  49. CFG_CMD_DHCP ) & \
  50. ~(CFG_CMD_BDI | \
  51. CFG_CMD_IMI | \
  52. CFG_CMD_AUTOSCRIPT | \
  53. CFG_CMD_FPGA | \
  54. CFG_CMD_MISC | \
  55. CFG_CMD_LOADS ))
  56. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  57. #include <cmd_confdefs.h>
  58. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  59. #define SECTORSIZE 512
  60. #define ADDR_COLUMN 1
  61. #define ADDR_PAGE 2
  62. #define ADDR_COLUMN_PAGE 3
  63. #define NAND_ChipID_UNKNOWN 0x00
  64. #define NAND_MAX_FLOORS 1
  65. #define NAND_MAX_CHIPS 1
  66. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  67. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  68. #define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
  69. #define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
  70. #define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
  71. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
  72. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
  73. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  74. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  75. /* the following are NOP's in our implementation */
  76. #define NAND_CTL_CLRALE(nandptr)
  77. #define NAND_CTL_SETALE(nandptr)
  78. #define NAND_CTL_CLRCLE(nandptr)
  79. #define NAND_CTL_SETCLE(nandptr)
  80. #define CONFIG_NR_DRAM_BANKS 1
  81. #define PHYS_SDRAM 0x20000000
  82. #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
  83. #define CFG_MEMTEST_START PHYS_SDRAM
  84. #define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  85. #define CONFIG_DRIVER_ETHER
  86. #define CONFIG_NET_RETRY_COUNT 20
  87. #define CONFIG_HAS_DATAFLASH 1
  88. #define CFG_SPI_WRITE_TOUT CFG_HZ
  89. #define CFG_MAX_DATAFLASH_BANKS 2
  90. #define CFG_MAX_DATAFLASH_PAGES 16384
  91. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  92. #define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  93. #define PHYS_FLASH_1 0x10000000
  94. #define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
  95. #define CFG_FLASH_BASE PHYS_FLASH_1
  96. #define CFG_MAX_FLASH_BANKS 1
  97. #define CFG_MAX_FLASH_SECT 40
  98. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  99. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  100. #define CFG_ENV_IS_IN_FLASH 1
  101. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* 0x10000 */
  102. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  103. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  104. #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
  105. #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
  106. #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  107. #define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  108. #define CFG_PROMPT "Uboot> " /* Monitor Command Prompt */
  109. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  110. #define CFG_MAXARGS 16 /* max number of command args */
  111. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  112. #ifndef __ASSEMBLY__
  113. /*-----------------------------------------------------------------------
  114. * Board specific extension for bd_info
  115. *
  116. * This structure is embedded in the global bd_info (bd_t) structure
  117. * and can be used by the board specific code (eg board/...)
  118. */
  119. struct bd_info_ext
  120. {
  121. /* helper variable for board environment handling
  122. *
  123. * env_crc_valid == 0 => uninitialised
  124. * env_crc_valid > 0 => environment crc in flash is valid
  125. * env_crc_valid < 0 => environment crc in flash is invalid
  126. */
  127. int env_crc_valid;
  128. };
  129. #endif
  130. #define CFG_HZ AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to
  131. AT91C_TC_TIMER_DIV1_CLOCK */
  132. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  133. #ifdef CONFIG_USE_IRQ
  134. #error CONFIG_USE_IRQ not supported
  135. #endif
  136. #endif