WALNUT405.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_WALNUT405 1 /* ...on a WALNUT405 board */
  35. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  36. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  37. /*#define CFG_ENV_IS_IN_FLASH 1*/ /* use FLASH for environment vars */
  38. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  39. #ifdef CFG_ENV_IS_IN_NVRAM
  40. #undef CFG_ENV_IS_IN_FLASH
  41. #else
  42. #ifdef CFG_ENV_IS_IN_FLASH
  43. #undef CFG_ENV_IS_IN_NVRAM
  44. #endif
  45. #endif
  46. #define CONFIG_BAUDRATE 9600
  47. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  48. #if 1
  49. #define CONFIG_BOOTCOMMAND "bootm ffc00000" /* autoboot command */
  50. #else
  51. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  52. #endif
  53. /* Size (bytes) of interrupt driven serial port buffer.
  54. * Set to 0 to use polling instead of interrupts.
  55. * Setting to 0 will also disable RTS/CTS handshaking.
  56. */
  57. #if 0
  58. #define CONFIG_SERIAL_SOFTWARE_FIFO 4000
  59. #else
  60. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  61. #endif
  62. #if 0
  63. #define CONFIG_BOOTARGS "root=/dev/nfs " \
  64. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
  65. "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
  66. #else
  67. #define CONFIG_BOOTARGS "root=/dev/hda1 " \
  68. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0"
  69. #endif
  70. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  71. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  72. #define CONFIG_MII 1 /* MII PHY management */
  73. #define CONFIG_PHY_ADDR 1 /* PHY address */
  74. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
  75. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  76. CFG_CMD_PCI | \
  77. CFG_CMD_IRQ | \
  78. CFG_CMD_KGDB | \
  79. CFG_CMD_DHCP | \
  80. CFG_CMD_DATE | \
  81. CFG_CMD_BEDBUG | \
  82. CFG_CMD_ELF )
  83. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  84. #include <cmd_confdefs.h>
  85. #undef CONFIG_WATCHDOG /* watchdog disabled */
  86. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  87. /*
  88. * Miscellaneous configurable options
  89. */
  90. #define CFG_LONGHELP /* undef to save memory */
  91. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  92. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  93. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  94. #else
  95. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  96. #endif
  97. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  98. #define CFG_MAXARGS 16 /* max number of command args */
  99. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  100. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  101. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  102. /*
  103. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  104. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  105. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  106. * The Linux BASE_BAUD define should match this configuration.
  107. * baseBaud = cpuClock/(uartDivisor*16)
  108. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  109. * set Linux BASE_BAUD to 403200.
  110. */
  111. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  112. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  113. #define CFG_BASE_BAUD 691200
  114. /* The following table includes the supported baudrates */
  115. #define CFG_BAUDRATE_TABLE \
  116. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  117. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  118. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  119. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  120. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  121. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  122. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  123. #define CFG_I2C_SLAVE 0x7F
  124. /*-----------------------------------------------------------------------
  125. * PCI stuff
  126. *-----------------------------------------------------------------------
  127. */
  128. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  129. #define PCI_HOST_FORCE 1 /* configure as pci host */
  130. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  131. #define CONFIG_PCI /* include pci support */
  132. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  133. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  134. /* resource configuration */
  135. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  136. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  137. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  138. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  139. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  140. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  141. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  142. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  143. /*-----------------------------------------------------------------------
  144. * External peripheral base address
  145. *-----------------------------------------------------------------------
  146. */
  147. #undef CONFIG_IDE_LED /* no led for ide supported */
  148. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  149. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  150. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  151. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  152. /*-----------------------------------------------------------------------
  153. * Start addresses for the final memory configuration
  154. * (Set up by the startup code)
  155. * Please note that CFG_SDRAM_BASE _must_ start at 0
  156. */
  157. #define CFG_SDRAM_BASE 0x00000000
  158. #define CFG_FLASH_BASE 0xFFF80000
  159. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  160. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  161. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  162. /*
  163. * For booting Linux, the board info and command line data
  164. * have to be in the first 8 MB of memory, since this is
  165. * the maximum mapped by the Linux kernel during initialization.
  166. */
  167. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  168. /*-----------------------------------------------------------------------
  169. * FLASH organization
  170. */
  171. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  172. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  173. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  174. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  175. /* BEG ENVIRONNEMENT FLASH */
  176. #ifdef CFG_ENV_IS_IN_FLASH
  177. #define CFG_ENV_OFFSET 0x00050000 /* Offset of Environment Sector */
  178. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  179. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  180. #endif
  181. /* END ENVIRONNEMENT FLASH */
  182. /*-----------------------------------------------------------------------
  183. * NVRAM organization
  184. */
  185. #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  186. #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  187. #ifdef CFG_ENV_IS_IN_NVRAM
  188. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  189. #define CFG_ENV_ADDR \
  190. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  191. #endif
  192. /*-----------------------------------------------------------------------
  193. * Cache Configuration
  194. */
  195. #define CFG_DCACHE_SIZE 8192 /* For IBM 405 CPUs */
  196. #define CFG_CACHELINE_SIZE 32 /* ... */
  197. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  198. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  199. #endif
  200. /*
  201. * Init Memory Controller:
  202. *
  203. * BR0/1 and OR0/1 (FLASH)
  204. */
  205. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  206. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  207. /* Configuration Port location */
  208. #define CONFIG_PORT_ADDR 0xF0000500
  209. /*-----------------------------------------------------------------------
  210. * Definitions for initial stack pointer and data area (in DPRAM)
  211. */
  212. #define CFG_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
  213. #define CFG_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
  214. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  215. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  216. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  217. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  218. /*-----------------------------------------------------------------------
  219. * Definitions for Serial Presence Detect EEPROM address
  220. * (to get SDRAM settings)
  221. */
  222. #define SPD_EEPROM_ADDRESS 0x50
  223. /*
  224. * Internal Definitions
  225. *
  226. * Boot Flags
  227. */
  228. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  229. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  230. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  231. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  232. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  233. #endif
  234. #endif /* __CONFIG_H */