TQM855M.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  33. #define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  35. #undef CONFIG_8xx_CONS_SMC2
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  38. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  39. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  40. #define CONFIG_BOARD_TYPES 1 /* support board types */
  41. #define CONFIG_PREBOOT "echo;" \
  42. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  43. "echo"
  44. #undef CONFIG_BOOTARGS
  45. #define CONFIG_EXTRA_ENV_SETTINGS \
  46. "netdev=eth0\0" \
  47. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  48. "nfsroot=$(serverip):$(rootpath)\0" \
  49. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  50. "addip=setenv bootargs $(bootargs) " \
  51. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  52. ":$(hostname):$(netdev):off panic=1\0" \
  53. "flash_nfs=run nfsargs addip;" \
  54. "bootm $(kernel_addr)\0" \
  55. "flash_self=run ramargs addip;" \
  56. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  57. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  58. "rootpath=/opt/eldk/ppc_8xx\0" \
  59. "bootfile=/tftpboot/TQM855M/uImage\0" \
  60. "kernel_addr=40080000\0" \
  61. "ramdisk_addr=40180000\0" \
  62. ""
  63. #define CONFIG_BOOTCOMMAND "run flash_self"
  64. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  65. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  66. #undef CONFIG_WATCHDOG /* watchdog disabled */
  67. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  68. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  69. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  70. #define CONFIG_MAC_PARTITION
  71. #define CONFIG_DOS_PARTITION
  72. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  73. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  74. CFG_CMD_ASKENV | \
  75. CFG_CMD_DHCP | \
  76. CFG_CMD_IDE | \
  77. CFG_CMD_DATE )
  78. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  79. #include <cmd_confdefs.h>
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. #define CFG_LONGHELP /* undef to save memory */
  84. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  85. #if 0
  86. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  87. #endif
  88. #ifdef CFG_HUSH_PARSER
  89. #define CFG_PROMPT_HUSH_PS2 "> "
  90. #endif
  91. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  92. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  93. #else
  94. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  95. #endif
  96. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  97. #define CFG_MAXARGS 16 /* max number of command args */
  98. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  99. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  100. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  101. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  102. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  103. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  104. /*
  105. * Low Level Configuration Settings
  106. * (address mappings, register initial values, etc.)
  107. * You should know what you are doing if you make changes here.
  108. */
  109. /*-----------------------------------------------------------------------
  110. * Internal Memory Mapped Register
  111. */
  112. #define CFG_IMMR 0xFFF00000
  113. /*-----------------------------------------------------------------------
  114. * Definitions for initial stack pointer and data area (in DPRAM)
  115. */
  116. #define CFG_INIT_RAM_ADDR CFG_IMMR
  117. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  118. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  119. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  120. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  121. /*-----------------------------------------------------------------------
  122. * Start addresses for the final memory configuration
  123. * (Set up by the startup code)
  124. * Please note that CFG_SDRAM_BASE _must_ start at 0
  125. */
  126. #define CFG_SDRAM_BASE 0x00000000
  127. #define CFG_FLASH_BASE 0x40000000
  128. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  129. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  130. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  131. /*
  132. * For booting Linux, the board info and command line data
  133. * have to be in the first 8 MB of memory, since this is
  134. * the maximum mapped by the Linux kernel during initialization.
  135. */
  136. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  137. /*-----------------------------------------------------------------------
  138. * FLASH organization
  139. */
  140. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  141. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  142. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  143. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  144. #define CFG_ENV_IS_IN_FLASH 1
  145. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  146. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  147. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  148. /* Address and size of Redundant Environment Sector */
  149. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  150. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  151. /*-----------------------------------------------------------------------
  152. * Hardware Information Block
  153. */
  154. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  155. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  156. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  157. /*-----------------------------------------------------------------------
  158. * Cache Configuration
  159. */
  160. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  161. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  162. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SYPCR - System Protection Control 11-9
  166. * SYPCR can only be written once after reset!
  167. *-----------------------------------------------------------------------
  168. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  169. */
  170. #if defined(CONFIG_WATCHDOG)
  171. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  172. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  173. #else
  174. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * SIUMCR - SIU Module Configuration 11-6
  178. *-----------------------------------------------------------------------
  179. * PCMCIA config., multi-function pin tri-state
  180. */
  181. #ifndef CONFIG_CAN_DRIVER
  182. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  183. #else /* we must activate GPL5 in the SIUMCR for CAN */
  184. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  185. #endif /* CONFIG_CAN_DRIVER */
  186. /*-----------------------------------------------------------------------
  187. * TBSCR - Time Base Status and Control 11-26
  188. *-----------------------------------------------------------------------
  189. * Clear Reference Interrupt Status, Timebase freezing enabled
  190. */
  191. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  192. /*-----------------------------------------------------------------------
  193. * RTCSC - Real-Time Clock Status and Control Register 11-27
  194. *-----------------------------------------------------------------------
  195. */
  196. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  197. /*-----------------------------------------------------------------------
  198. * PISCR - Periodic Interrupt Status and Control 11-31
  199. *-----------------------------------------------------------------------
  200. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  201. */
  202. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  203. /*-----------------------------------------------------------------------
  204. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  205. *-----------------------------------------------------------------------
  206. * Reset PLL lock status sticky bit, timer expired status bit and timer
  207. * interrupt status bit
  208. *
  209. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  210. */
  211. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  212. #define CFG_PLPRCR \
  213. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  214. #else /* up to 66 MHz we use a 1:1 clock */
  215. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  216. #endif /* CONFIG_80MHz */
  217. /*-----------------------------------------------------------------------
  218. * SCCR - System Clock and reset Control Register 15-27
  219. *-----------------------------------------------------------------------
  220. * Set clock output, timebase and RTC source and divider,
  221. * power management and some other internal clocks
  222. */
  223. #define SCCR_MASK SCCR_EBDF11
  224. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  225. #define CFG_SCCR (/* SCCR_TBS | */ \
  226. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  227. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  228. SCCR_DFALCD00)
  229. #else /* up to 66 MHz we use a 1:1 clock */
  230. #define CFG_SCCR (SCCR_TBS | \
  231. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  232. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  233. SCCR_DFALCD00)
  234. #endif /* CONFIG_80MHz */
  235. /*-----------------------------------------------------------------------
  236. * PCMCIA stuff
  237. *-----------------------------------------------------------------------
  238. *
  239. */
  240. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  241. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  242. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  243. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  244. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  245. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  246. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  247. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  248. /*-----------------------------------------------------------------------
  249. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  250. *-----------------------------------------------------------------------
  251. */
  252. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  253. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  254. #undef CONFIG_IDE_LED /* LED for ide not supported */
  255. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  256. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  257. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  258. #define CFG_ATA_IDE0_OFFSET 0x0000
  259. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  260. /* Offset for data I/O */
  261. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  262. /* Offset for normal register accesses */
  263. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  264. /* Offset for alternate registers */
  265. #define CFG_ATA_ALT_OFFSET 0x0100
  266. /*-----------------------------------------------------------------------
  267. *
  268. *-----------------------------------------------------------------------
  269. *
  270. */
  271. #define CFG_DER 0
  272. /*
  273. * Init Memory Controller:
  274. *
  275. * BR0/1 and OR0/1 (FLASH)
  276. */
  277. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  278. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  279. /* used to re-map FLASH both when starting from SRAM or FLASH:
  280. * restrict access enough to keep SRAM working (if any)
  281. * but not too much to meddle with FLASH accesses
  282. */
  283. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  284. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  285. /*
  286. * FLASH timing:
  287. */
  288. #if defined(CONFIG_80MHz)
  289. /* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
  290. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
  291. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  292. #elif defined(CONFIG_66MHz)
  293. /* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  294. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  295. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  296. #else /* 50 MHz */
  297. /* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
  298. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  299. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  300. #endif /*CONFIG_??MHz */
  301. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  302. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  303. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  304. #define CFG_OR1_REMAP CFG_OR0_REMAP
  305. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  306. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  307. /*
  308. * BR2/3 and OR2/3 (SDRAM)
  309. *
  310. */
  311. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  312. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  313. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  314. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  315. #define CFG_OR_TIMING_SDRAM 0x00000A00
  316. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  317. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  318. #ifndef CONFIG_CAN_DRIVER
  319. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  320. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  321. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  322. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  323. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  324. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  325. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  326. BR_PS_8 | BR_MS_UPMB | BR_V )
  327. #endif /* CONFIG_CAN_DRIVER */
  328. /*
  329. * Memory Periodic Timer Prescaler
  330. *
  331. * The Divider for PTA (refresh timer) configuration is based on an
  332. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  333. * the number of chip selects (NCS) and the actually needed refresh
  334. * rate is done by setting MPTPR.
  335. *
  336. * PTA is calculated from
  337. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  338. *
  339. * gclk CPU clock (not bus clock!)
  340. * Trefresh Refresh cycle * 4 (four word bursts used)
  341. *
  342. * 4096 Rows from SDRAM example configuration
  343. * 1000 factor s -> ms
  344. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  345. * 4 Number of refresh cycles per period
  346. * 64 Refresh cycle in ms per number of rows
  347. * --------------------------------------------
  348. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  349. *
  350. * 50 MHz => 50.000.000 / Divider = 98
  351. * 66 Mhz => 66.000.000 / Divider = 129
  352. * 80 Mhz => 80.000.000 / Divider = 156
  353. */
  354. #if defined(CONFIG_80MHz)
  355. #define CFG_MAMR_PTA 156
  356. #elif defined(CONFIG_66MHz)
  357. #define CFG_MAMR_PTA 129
  358. #else /* 50 MHz */
  359. #define CFG_MAMR_PTA 98
  360. #endif /*CONFIG_??MHz */
  361. /*
  362. * For 16 MBit, refresh rates could be 31.3 us
  363. * (= 64 ms / 2K = 125 / quad bursts).
  364. * For a simpler initialization, 15.6 us is used instead.
  365. *
  366. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  367. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  368. */
  369. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  370. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  371. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  372. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  373. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  374. /*
  375. * MAMR settings for SDRAM
  376. */
  377. /* 8 column SDRAM */
  378. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  379. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  380. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  381. /* 9 column SDRAM */
  382. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  383. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  384. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  385. /*
  386. * Internal Definitions
  387. *
  388. * Boot Flags
  389. */
  390. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  391. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  392. #define CONFIG_SCC1_ENET
  393. #define CONFIG_FEC_ENET
  394. #define CONFIG_ETHPRIME "SCC ETHERNET"
  395. #endif /* __CONFIG_H */