BUBINGA405EP.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* Debug options */
  29. /*#define __DEBUG_START_FROM_SRAM__ */
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  35. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  36. #define CONFIG_BUBINGA405EP 1 /* ...on a BUBINGA405EP board */
  37. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  39. #define CONFIG_NO_SERIAL_EEPROM
  40. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  41. /*----------------------------------------------------------------------------*/
  42. /*----------------------------------------------------------------------------*/
  43. /*----------------------------------------------------------------------------*/
  44. #ifdef CONFIG_NO_SERIAL_EEPROM
  45. /*
  46. !-------------------------------------------------------------------------------
  47. ! Defines for entry options.
  48. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  49. ! are plugged in the board will be utilized as non-ECC DIMMs.
  50. !-------------------------------------------------------------------------------
  51. */
  52. #define AUTO_MEMORY_CONFIG
  53. #define DIMM_READ_ADDR 0xAB
  54. #define DIMM_WRITE_ADDR 0xAA
  55. /*
  56. !-------------------------------------------------------------------------------
  57. ! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  58. ! assuming a 33MHz input clock to the 405EP from the C9531.
  59. !-------------------------------------------------------------------------------
  60. */
  61. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  62. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  63. #endif
  64. /*----------------------------------------------------------------------------*/
  65. /*----------------------------------------------------------------------------*/
  66. /*----------------------------------------------------------------------------*/
  67. /*#define CFG_ENV_IS_IN_FLASH 1*/ /* use FLASH for environment vars */
  68. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  69. #ifdef CFG_ENV_IS_IN_NVRAM
  70. #undef CFG_ENV_IS_IN_FLASH
  71. #else
  72. #ifdef CFG_ENV_IS_IN_FLASH
  73. #undef CFG_ENV_IS_IN_NVRAM
  74. #endif
  75. #endif
  76. #define CONFIG_BAUDRATE 115200
  77. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  78. #if 1
  79. #define CONFIG_BOOTCOMMAND "" /* autoboot command */
  80. #else
  81. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  82. #endif
  83. /* Size (bytes) of interrupt driven serial port buffer.
  84. * Set to 0 to use polling instead of interrupts.
  85. * Setting to 0 will also disable RTS/CTS handshaking.
  86. */
  87. #if 0
  88. #define CONFIG_SERIAL_SOFTWARE_FIFO 4000
  89. #else
  90. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  91. #endif
  92. #if 0
  93. #define CONFIG_BOOTARGS "root=/dev/nfs " \
  94. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
  95. "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
  96. #else
  97. #define CONFIG_BOOTARGS "root=/dev/hda1 " \
  98. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0"
  99. #endif
  100. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  101. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  102. #define CONFIG_MII 1 /* MII PHY management */
  103. #define CONFIG_PHY_ADDR 1 /* PHY address */
  104. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
  105. /*
  106. #ifndef __DEBUG_START_FROM_SRAM__
  107. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  108. CFG_CMD_PCI | \
  109. CFG_CMD_IRQ | \
  110. CFG_CMD_KGDB | \
  111. CFG_CMD_DHCP | \
  112. CFG_CMD_DATE | \
  113. CFG_CMD_BEDBUG | \
  114. CFG_CMD_ELF )
  115. #else
  116. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  117. CFG_CMD_PCI | \
  118. CFG_CMD_IRQ | \
  119. CFG_CMD_KGDB | \
  120. CFG_CMD_DHCP | \
  121. CFG_CMD_DATE | \
  122. CFG_CMD_DATE | \
  123. CFG_CMD_ELF )
  124. #endif
  125. */
  126. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  127. CFG_CMD_PCI | \
  128. CFG_CMD_IRQ | \
  129. CFG_CMD_KGDB | \
  130. CFG_CMD_DHCP | \
  131. CFG_CMD_DATE | \
  132. CFG_CMD_DATE | \
  133. CFG_CMD_ELF )
  134. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  135. #include <cmd_confdefs.h>
  136. #undef CONFIG_WATCHDOG /* watchdog disabled */
  137. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  138. /*
  139. * Miscellaneous configurable options
  140. */
  141. #define CFG_LONGHELP /* undef to save memory */
  142. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  143. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  144. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  145. #else
  146. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  147. #endif
  148. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  149. #define CFG_MAXARGS 16 /* max number of command args */
  150. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  151. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  152. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  153. /*
  154. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  155. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  156. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  157. * The Linux BASE_BAUD define should match this configuration.
  158. * baseBaud = cpuClock/(uartDivisor*16)
  159. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  160. * set Linux BASE_BAUD to 403200.
  161. */
  162. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  163. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  164. #define CFG_BASE_BAUD 691200
  165. /* The following table includes the supported baudrates */
  166. #define CFG_BAUDRATE_TABLE \
  167. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  168. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  169. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  170. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  171. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  172. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  173. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  174. #define CFG_I2C_SLAVE 0x7F
  175. /*-----------------------------------------------------------------------
  176. * PCI stuff
  177. *-----------------------------------------------------------------------
  178. */
  179. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  180. #define PCI_HOST_FORCE 1 /* configure as pci host */
  181. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  182. #define CONFIG_PCI /* include pci support */
  183. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  184. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  185. /* resource configuration */
  186. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  187. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  188. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  189. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  190. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  191. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  192. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  193. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  194. /*-----------------------------------------------------------------------
  195. * External peripheral base address
  196. *-----------------------------------------------------------------------
  197. */
  198. #undef CONFIG_IDE_LED /* no led for ide supported */
  199. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  200. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  201. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  202. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  203. /*-----------------------------------------------------------------------
  204. * Start addresses for the final memory configuration
  205. * (Set up by the startup code)
  206. * Please note that CFG_SDRAM_BASE _must_ start at 0
  207. */
  208. #define CFG_SDRAM_BASE 0x00000000
  209. #ifdef __DEBUG_START_FROM_SRAM__
  210. #define CFG_SRAM_BASE 0xFFF80000
  211. #define CFG_FLASH_BASE 0xFFF00000
  212. #define CFG_MONITOR_BASE CFG_SRAM_BASE
  213. #else
  214. #define CFG_SRAM_BASE 0xFFF00000
  215. #define CFG_FLASH_BASE 0xFFF80000
  216. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  217. #endif
  218. /*#define CFG_MONITOR_LEN (200 * 1024) /XXX* Reserve 200 kB for Monitor */
  219. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 200 kB for Monitor */
  220. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  221. /*
  222. * For booting Linux, the board info and command line data
  223. * have to be in the first 8 MB of memory, since this is
  224. * the maximum mapped by the Linux kernel during initialization.
  225. */
  226. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  227. /*-----------------------------------------------------------------------
  228. * FLASH organization
  229. */
  230. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  231. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  232. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  233. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  234. /* BEG ENVIRONNEMENT FLASH */
  235. #ifdef CFG_ENV_IS_IN_FLASH
  236. #define CFG_ENV_OFFSET 0x00050000 /* Offset of Environment Sector */
  237. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  238. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  239. #endif
  240. /* END ENVIRONNEMENT FLASH */
  241. /*-----------------------------------------------------------------------
  242. * NVRAM organization
  243. */
  244. #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  245. #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  246. #ifdef CFG_ENV_IS_IN_NVRAM
  247. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  248. #define CFG_ENV_ADDR \
  249. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  250. #endif
  251. /*-----------------------------------------------------------------------
  252. * Cache Configuration
  253. */
  254. #define CFG_DCACHE_SIZE 16384 /* For IBM 405EP CPU */
  255. #define CFG_CACHELINE_SIZE 32 /* ... */
  256. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  257. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  258. #endif
  259. /*
  260. * Init Memory Controller:
  261. *
  262. * BR0/1 and OR0/1 (FLASH)
  263. */
  264. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  265. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  266. /* Configuration Port location */
  267. #define CONFIG_PORT_ADDR 0xF0000500
  268. /*-----------------------------------------------------------------------
  269. * Definitions for initial stack pointer and data area (in data cache)
  270. */
  271. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  272. #define CFG_TEMP_STACK_OCM 1
  273. /* On Chip Memory location */
  274. #define CFG_OCM_DATA_ADDR 0xF8000000
  275. #define CFG_OCM_DATA_SIZE 0x1000
  276. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  277. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  278. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  279. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  280. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  281. /*-----------------------------------------------------------------------
  282. * External Bus Controller (EBC) Setup
  283. */
  284. /* Memory Bank 0 (Flash/SRAM) initialization */
  285. #define CFG_EBC_PB0AP 0x04006000
  286. #define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
  287. /* Memory Bank 1 (NVRAM/RTC) initialization */
  288. #define CFG_EBC_PB1AP 0x04041000
  289. #define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  290. /* Memory Bank 2 (not used) initialization */
  291. #define CFG_EBC_PB2AP 0x00000000
  292. #define CFG_EBC_PB2CR 0x00000000
  293. /* Memory Bank 2 (not used) initialization */
  294. #define CFG_EBC_PB3AP 0x00000000
  295. #define CFG_EBC_PB3CR 0x00000000
  296. /* Memory Bank 4 (FPGA regs) initialization */
  297. #define CFG_EBC_PB4AP 0x01815000
  298. #define CFG_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  299. /*-----------------------------------------------------------------------
  300. * Definitions for Serial Presence Detect EEPROM address
  301. * (to get SDRAM settings)
  302. */
  303. #define SPD_EEPROM_ADDRESS 0x55
  304. /*-----------------------------------------------------------------------
  305. * Definitions for GPIO setup (PPC405EP specific)
  306. *
  307. * GPIO0[0] - External Bus Controller BLAST output
  308. * GPIO0[1-9] - Instruction trace outputs
  309. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  310. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  311. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  312. * GPIO0[24-27] - UART0 control signal inputs/outputs
  313. * GPIO0[28-29] - UART1 data signal input/output
  314. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  315. */
  316. #define CFG_GPIO0_OSRH 0x55555555
  317. #define CFG_GPIO0_OSRL 0x40000110
  318. #define CFG_GPIO0_ISR1H 0x00000000
  319. #define CFG_GPIO0_ISR1L 0x15555445
  320. #define CFG_GPIO0_TSRH 0x00000000
  321. #define CFG_GPIO0_TSRL 0x00000000
  322. #define CFG_GPIO0_TCR 0xFFFF8014
  323. /*-----------------------------------------------------------------------
  324. * Some BUBINGA stuff...
  325. */
  326. #define NVRAM_BASE 0xF0000000
  327. #define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
  328. #define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
  329. #define NVRVFY1 0x4f532d4f /* used to determine if state data in */
  330. #define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
  331. #define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
  332. #define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
  333. #define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
  334. #define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
  335. #define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
  336. #define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
  337. #define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
  338. #define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
  339. #define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
  340. #define FPGA_REG1_CLOCK_BIT_SHIFT 4
  341. #define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
  342. #define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
  343. #define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
  344. #define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
  345. /*
  346. * Internal Definitions
  347. *
  348. * Boot Flags
  349. */
  350. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  351. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  352. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  353. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  354. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  355. #endif
  356. #endif /* __CONFIG_H */