AR405.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * (C) Copyright 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405GP CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_AR405 1 /* ...on a AR405 board */
  35. #define CONFIG_BOARD_PRE_INIT 1 /* call board_pre_init() */
  36. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #if 1
  40. #define CONFIG_BOOTCOMMAND "bootm fff00000" /* autoboot command */
  41. #else
  42. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  43. #endif
  44. #if 0
  45. #define CONFIG_BOOTARGS "root=/dev/nfs " \
  46. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
  47. "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
  48. #else
  49. #define CONFIG_BOOTARGS "root=/dev/hda1 " \
  50. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0"
  51. #endif
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  54. #define CONFIG_MII 1 /* MII PHY management */
  55. #define CONFIG_PHY_ADDR 0 /* PHY address */
  56. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  57. CFG_CMD_PCI | \
  58. CFG_CMD_IRQ | \
  59. CFG_CMD_ELF )
  60. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  61. #include <cmd_confdefs.h>
  62. #undef CONFIG_WATCHDOG /* watchdog disabled */
  63. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  64. /*
  65. * Miscellaneous configurable options
  66. */
  67. #define CFG_LONGHELP /* undef to save memory */
  68. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  69. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  70. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  71. #else
  72. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  73. #endif
  74. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  75. #define CFG_MAXARGS 16 /* max number of command args */
  76. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  77. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  78. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  79. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  80. #define CFG_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
  81. /* The following table includes the supported baudrates */
  82. #define CFG_BAUDRATE_TABLE \
  83. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  84. 57600, 115200, 230400, 460800, 921600 }
  85. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  86. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  87. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  88. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  89. /*-----------------------------------------------------------------------
  90. * PCI stuff
  91. *-----------------------------------------------------------------------
  92. */
  93. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  94. #define PCI_HOST_FORCE 1 /* configure as pci host */
  95. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  96. #define CONFIG_PCI /* include pci support */
  97. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  98. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  99. /* resource configuration */
  100. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  101. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  102. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  103. #define CFG_PCI_SUBSYS_DEVICEID 0x0403 /* PCI Device ID: ARISTO405 */
  104. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  105. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  106. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  107. #define CFG_PCI_PTM2LA 0xfff00000 /* point to flash */
  108. #define CFG_PCI_PTM2MS 0xfff00001 /* 1MB, enable */
  109. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  110. /*-----------------------------------------------------------------------
  111. * Start addresses for the final memory configuration
  112. * (Set up by the startup code)
  113. * Please note that CFG_SDRAM_BASE _must_ start at 0
  114. */
  115. #define CFG_SDRAM_BASE 0x00000000
  116. #define CFG_FLASH_BASE 0xFFFD0000
  117. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  118. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
  119. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  120. /*
  121. * For booting Linux, the board info and command line data
  122. * have to be in the first 8 MB of memory, since this is
  123. * the maximum mapped by the Linux kernel during initialization.
  124. */
  125. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  126. /*-----------------------------------------------------------------------
  127. * FLASH organization
  128. */
  129. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  130. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  131. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  132. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  133. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  134. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  135. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  136. /*
  137. * The following defines are added for buggy IOP480 byte interface.
  138. * All other boards should use the standard values (CPCI405 etc.)
  139. */
  140. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  141. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  142. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  143. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  144. #define CFG_ENV_IS_IN_FLASH 1
  145. #define CFG_ENV_OFFSET 0x00010000 /* Offset of Environment Sector */
  146. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  147. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  148. /*-----------------------------------------------------------------------
  149. * Cache Configuration
  150. */
  151. #define CFG_DCACHE_SIZE 8192 /* For IBM 405 CPUs */
  152. #define CFG_CACHELINE_SIZE 32 /* ... */
  153. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  154. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  155. #endif
  156. /*
  157. * Init Memory Controller:
  158. *
  159. * BR0/1 and OR0/1 (FLASH)
  160. */
  161. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  162. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  163. /*-----------------------------------------------------------------------
  164. * External Bus Controller (EBC) Setup
  165. */
  166. /* Memory Bank 0 (Flash Bank 0) initialization */
  167. #define CFG_EBC_PB0AP 0x92015480
  168. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  169. /* Memory Bank 1 (CAN0, 1, 2, 3) initialization */
  170. #define CFG_EBC_PB1AP 0x01000380 /* enable Ready, BEM=0 */
  171. #define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  172. /* Memory Bank 2 (Expension Bus) initialization */
  173. #define CFG_EBC_PB2AP 0x01000280 /* disable Ready, BEM=0 */
  174. #define CFG_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
  175. /* Memory Bank 3 (16552) initialization */
  176. #define CFG_EBC_PB3AP 0x01000380 /* enable Ready, BEM=0 */
  177. #define CFG_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  178. /* Memory Bank 4 (FPGA regs) initialization */
  179. #define CFG_EBC_PB4AP 0x01005380 /* enable Ready, BEM=0 */
  180. #define CFG_EBC_PB4CR 0xF031C000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=32bit */
  181. /* Memory Bank 5 (Flash Bank 1/DUMMY) initialization */
  182. #define CFG_EBC_PB5AP 0x92015480
  183. #define CFG_EBC_PB5CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  184. /*-----------------------------------------------------------------------
  185. * Definitions for initial stack pointer and data area (in data cache)
  186. */
  187. #define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  188. #define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
  189. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  190. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  191. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  192. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  193. /*
  194. * Internal Definitions
  195. *
  196. * Boot Flags
  197. */
  198. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  199. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  200. #endif /* __CONFIG_H */