start.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating.
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memorymap.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <config.h>
  40. #include <mpc824x.h>
  41. #include <version.h>
  42. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  43. #include <ppc_asm.tmpl>
  44. #include <ppc_defs.h>
  45. #include <asm/cache.h>
  46. #include <asm/mmu.h>
  47. #ifndef CONFIG_IDENT_STRING
  48. #define CONFIG_IDENT_STRING ""
  49. #endif
  50. /* We don't want the MMU yet.
  51. */
  52. #undef MSR_KERNEL
  53. /* FP, Machine Check and Recoverable Interr. */
  54. #define MSR_KERNEL ( MSR_FP | MSR_ME | MSR_RI )
  55. /*
  56. * Set up GOT: Global Offset Table
  57. *
  58. * Use r14 to access the GOT
  59. */
  60. START_GOT
  61. GOT_ENTRY(_GOT2_TABLE_)
  62. GOT_ENTRY(_FIXUP_TABLE_)
  63. GOT_ENTRY(_start)
  64. GOT_ENTRY(_start_of_vectors)
  65. GOT_ENTRY(_end_of_vectors)
  66. GOT_ENTRY(transfer_to_handler)
  67. GOT_ENTRY(__init_end)
  68. GOT_ENTRY(_end)
  69. GOT_ENTRY(__bss_start)
  70. #if defined(CONFIG_FADS)
  71. GOT_ENTRY(environment)
  72. #endif
  73. END_GOT
  74. /*
  75. * r3 - 1st arg to board_init(): IMMP pointer
  76. * r4 - 2nd arg to board_init(): boot flag
  77. */
  78. .text
  79. .long 0x27051956 /* U-Boot Magic Number */
  80. .globl version_string
  81. version_string:
  82. .ascii U_BOOT_VERSION
  83. .ascii " (", __DATE__, " - ", __TIME__, ")"
  84. .ascii CONFIG_IDENT_STRING, "\0"
  85. . = EXC_OFF_SYS_RESET
  86. .globl _start
  87. _start:
  88. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  89. b boot_cold
  90. . = EXC_OFF_SYS_RESET + 0x10
  91. .globl _start_warm
  92. _start_warm:
  93. li r21, BOOTFLAG_WARM /* Software reboot */
  94. b boot_warm
  95. boot_cold:
  96. boot_warm:
  97. /* Initialize machine status; enable machine check interrupt */
  98. /*----------------------------------------------------------------------*/
  99. li r3, MSR_KERNEL /* Set FP, ME, RI flags */
  100. mtmsr r3
  101. mtspr SRR1, r3 /* Make SRR1 match MSR */
  102. addis r0,0,0x0000 /* lets make sure that r0 is really 0 */
  103. mtspr HID0, r0 /* disable I and D caches */
  104. mfspr r3, ICR /* clear Interrupt Cause Register */
  105. mfmsr r3 /* turn off address translation */
  106. addis r4,0,0xffff
  107. ori r4,r4,0xffcf
  108. and r3,r3,r4
  109. mtmsr r3
  110. isync
  111. sync /* the MMU should be off... */
  112. in_flash:
  113. #if defined(CONFIG_BMW)
  114. bl early_init_f /* Must be ASM: no stack yet! */
  115. #endif
  116. /*
  117. * Setup BATs - cannot be done in C since we don't have a stack yet
  118. */
  119. bl setup_bats
  120. /* Enable MMU.
  121. */
  122. mfmsr r3
  123. ori r3, r3, (MSR_IR | MSR_DR)
  124. mtmsr r3
  125. #if !defined(CONFIG_BMW)
  126. /* Enable and invalidate data cache.
  127. */
  128. mfspr r3, HID0
  129. mr r2, r3
  130. ori r3, r3, HID0_DCE | HID0_DCI
  131. ori r2, r2, HID0_DCE
  132. sync
  133. mtspr HID0, r3
  134. mtspr HID0, r2
  135. sync
  136. /* Allocate Initial RAM in data cache.
  137. */
  138. lis r3, CFG_INIT_RAM_ADDR@h
  139. ori r3, r3, CFG_INIT_RAM_ADDR@l
  140. li r2, 128
  141. mtctr r2
  142. 1:
  143. dcbz r0, r3
  144. addi r3, r3, 32
  145. bdnz 1b
  146. /* Lock way0 in data cache.
  147. */
  148. mfspr r3, 1011
  149. lis r2, 0xffff
  150. ori r2, r2, 0xff1f
  151. and r3, r3, r2
  152. ori r3, r3, 0x0080
  153. sync
  154. mtspr 1011, r3
  155. #endif /* !CONFIG_BMW */
  156. /*
  157. * Thisk the stack pointer *somewhere* sensible. Doesnt
  158. * matter much where as we'll move it when we relocate
  159. */
  160. lis r1, (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET)@h
  161. ori r1, r1, (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET)@l
  162. li r0, 0 /* Make room for stack frame header and */
  163. stwu r0, -4(r1) /* clear final stack frame so that */
  164. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  165. /* let the C-code set up the rest */
  166. /* */
  167. /* Be careful to keep code relocatable ! */
  168. /*----------------------------------------------------------------------*/
  169. GET_GOT /* initialize GOT access */
  170. /* r3: IMMR */
  171. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  172. mr r3, r21
  173. /* r3: BOOTFLAG */
  174. bl board_init_f /* run 1st part of board init code (from Flash) */
  175. .globl _start_of_vectors
  176. _start_of_vectors:
  177. /* Machine check */
  178. STD_EXCEPTION(EXC_OFF_MACH_CHCK, MachineCheck, MachineCheckException)
  179. /* Data Storage exception. "Never" generated on the 860. */
  180. STD_EXCEPTION(EXC_OFF_DATA_STOR, DataStorage, UnknownException)
  181. /* Instruction Storage exception. "Never" generated on the 860. */
  182. STD_EXCEPTION(EXC_OFF_INS_STOR, InstStorage, UnknownException)
  183. /* External Interrupt exception. */
  184. STD_EXCEPTION(EXC_OFF_EXTERNAL, ExtInterrupt, external_interrupt)
  185. /* Alignment exception. */
  186. . = EXC_OFF_ALIGN
  187. Alignment:
  188. EXCEPTION_PROLOG
  189. mfspr r4,DAR
  190. stw r4,_DAR(r21)
  191. mfspr r5,DSISR
  192. stw r5,_DSISR(r21)
  193. addi r3,r1,STACK_FRAME_OVERHEAD
  194. li r20,MSR_KERNEL
  195. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  196. lwz r6,GOT(transfer_to_handler)
  197. mtlr r6
  198. blrl
  199. .L_Alignment:
  200. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  201. .long int_return - _start + EXC_OFF_SYS_RESET
  202. /* Program check exception */
  203. . = EXC_OFF_PROGRAM
  204. ProgramCheck:
  205. EXCEPTION_PROLOG
  206. addi r3,r1,STACK_FRAME_OVERHEAD
  207. li r20,MSR_KERNEL
  208. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  209. lwz r6,GOT(transfer_to_handler)
  210. mtlr r6
  211. blrl
  212. .L_ProgramCheck:
  213. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  214. .long int_return - _start + EXC_OFF_SYS_RESET
  215. /* No FPU on MPC8xx. This exception is not supposed to happen.
  216. */
  217. STD_EXCEPTION(EXC_OFF_FPUNAVAIL, FPUnavailable, UnknownException)
  218. /* I guess we could implement decrementer, and may have
  219. * to someday for timekeeping.
  220. */
  221. STD_EXCEPTION(EXC_OFF_DECR, Decrementer, timer_interrupt)
  222. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  223. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  224. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  225. STD_EXCEPTION(EXC_OFF_TRACE, SingleStep, UnknownException)
  226. STD_EXCEPTION(EXC_OFF_FPUNASSIST, Trap_0e, UnknownException)
  227. STD_EXCEPTION(EXC_OFF_PMI, Trap_0f, UnknownException)
  228. STD_EXCEPTION(EXC_OFF_ITME, InstructionTransMiss, UnknownException)
  229. STD_EXCEPTION(EXC_OFF_DLTME, DataLoadTransMiss, UnknownException)
  230. STD_EXCEPTION(EXC_OFF_DSTME, DataStoreTransMiss, UnknownException)
  231. STD_EXCEPTION(EXC_OFF_IABE, InstructionBreakpoint, DebugException)
  232. STD_EXCEPTION(EXC_OFF_SMIE, SysManageInt, UnknownException)
  233. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  234. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  235. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  236. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  237. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  238. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  239. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  240. STD_EXCEPTION(0x1c00, ReservedC, UnknownException)
  241. STD_EXCEPTION(0x1d00, ReservedD, UnknownException)
  242. STD_EXCEPTION(0x1e00, ReservedE, UnknownException)
  243. STD_EXCEPTION(0x1f00, ReservedF, UnknownException)
  244. STD_EXCEPTION(EXC_OFF_RMTE, RunModeTrace, UnknownException)
  245. .globl _end_of_vectors
  246. _end_of_vectors:
  247. . = 0x3000
  248. /*
  249. * This code finishes saving the registers to the exception frame
  250. * and jumps to the appropriate handler for the exception.
  251. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  252. */
  253. .globl transfer_to_handler
  254. transfer_to_handler:
  255. stw r22,_NIP(r21)
  256. lis r22,MSR_POW@h
  257. andc r23,r23,r22
  258. stw r23,_MSR(r21)
  259. SAVE_GPR(7, r21)
  260. SAVE_4GPRS(8, r21)
  261. SAVE_8GPRS(12, r21)
  262. SAVE_8GPRS(24, r21)
  263. #if 0
  264. andi. r23,r23,MSR_PR
  265. mfspr r23,SPRG3 /* if from user, fix up tss.regs */
  266. beq 2f
  267. addi r24,r1,STACK_FRAME_OVERHEAD
  268. stw r24,PT_REGS(r23)
  269. 2: addi r2,r23,-TSS /* set r2 to current */
  270. tovirt(r2,r2,r23)
  271. #endif
  272. mflr r23
  273. andi. r24,r23,0x3f00 /* get vector offset */
  274. stw r24,TRAP(r21)
  275. li r22,0
  276. stw r22,RESULT(r21)
  277. mtspr SPRG2,r22 /* r1 is now kernel sp */
  278. #if 0
  279. addi r24,r2,TASK_STRUCT_SIZE /* check for kernel stack overflow */
  280. cmplw 0,r1,r2
  281. cmplw 1,r1,r24
  282. crand 1,1,4
  283. bgt stack_ovf /* if r2 < r1 < r2+TASK_STRUCT_SIZE */
  284. #endif
  285. lwz r24,0(r23) /* virtual address of handler */
  286. lwz r23,4(r23) /* where to go when done */
  287. mtspr SRR0,r24
  288. ori r20,r20,0x30 /* enable IR, DR */
  289. mtspr SRR1,r20
  290. mtlr r23
  291. SYNC
  292. rfi /* jump to handler, enable MMU */
  293. int_return:
  294. mfmsr r28 /* Disable interrupts */
  295. li r4,0
  296. ori r4,r4,MSR_EE
  297. andc r28,r28,r4
  298. SYNC /* Some chip revs need this... */
  299. mtmsr r28
  300. SYNC
  301. lwz r2,_CTR(r1)
  302. lwz r0,_LINK(r1)
  303. mtctr r2
  304. mtlr r0
  305. lwz r2,_XER(r1)
  306. lwz r0,_CCR(r1)
  307. mtspr XER,r2
  308. mtcrf 0xFF,r0
  309. REST_10GPRS(3, r1)
  310. REST_10GPRS(13, r1)
  311. REST_8GPRS(23, r1)
  312. REST_GPR(31, r1)
  313. lwz r2,_NIP(r1) /* Restore environment */
  314. lwz r0,_MSR(r1)
  315. mtspr SRR0,r2
  316. mtspr SRR1,r0
  317. lwz r0,GPR0(r1)
  318. lwz r2,GPR2(r1)
  319. lwz r1,GPR1(r1)
  320. SYNC
  321. rfi
  322. /* Cache functions.
  323. */
  324. .globl icache_enable
  325. icache_enable:
  326. mfspr r5,HID0 /* turn on the I cache. */
  327. ori r5,r5,0x8800 /* Instruction cache only! */
  328. addis r6,0,0xFFFF
  329. ori r6,r6,0xF7FF
  330. and r6,r5,r6 /* clear the invalidate bit */
  331. sync
  332. mtspr HID0,r5
  333. mtspr HID0,r6
  334. isync
  335. sync
  336. blr
  337. .globl icache_disable
  338. icache_disable:
  339. mfspr r5,HID0
  340. addis r6,0,0xFFFF
  341. ori r6,r6,0x7FFF
  342. and r5,r5,r6
  343. sync
  344. mtspr HID0,r5
  345. isync
  346. sync
  347. blr
  348. .globl icache_status
  349. icache_status:
  350. mfspr r3, HID0
  351. srwi r3, r3, 15 /* >>15 & 1=> select bit 16 */
  352. andi. r3, r3, 1
  353. blr
  354. .globl dcache_enable
  355. dcache_enable:
  356. mfspr r5,HID0 /* turn on the D cache. */
  357. ori r5,r5,0x4400 /* Data cache only! */
  358. mfspr r4, PVR /* read PVR */
  359. srawi r3, r4, 16 /* shift off the least 16 bits */
  360. cmpi 0, 0, r3, 0xC /* Check for Max pvr */
  361. bne NotMax
  362. ori r5,r5,0x0040 /* setting the DCFA bit, for Max rev 1 errata */
  363. NotMax:
  364. addis r6,0,0xFFFF
  365. ori r6,r6,0xFBFF
  366. and r6,r5,r6 /* clear the invalidate bit */
  367. sync
  368. mtspr HID0,r5
  369. mtspr HID0,r6
  370. isync
  371. sync
  372. blr
  373. .globl dcache_disable
  374. dcache_disable:
  375. mfspr r5,HID0
  376. addis r6,0,0xFFFF
  377. ori r6,r6,0xBFFF
  378. and r5,r5,r6
  379. sync
  380. mtspr HID0,r5
  381. isync
  382. sync
  383. blr
  384. .globl dcache_status
  385. dcache_status:
  386. mfspr r3, HID0
  387. srwi r3, r3, 14 /* >>14 & 1=> select bit 17 */
  388. andi. r3, r3, 1
  389. blr
  390. .globl dc_read
  391. dc_read:
  392. /*TODO : who uses this, what should it do?
  393. */
  394. blr
  395. .globl get_pvr
  396. get_pvr:
  397. mfspr r3, PVR
  398. blr
  399. /*------------------------------------------------------------------------------*/
  400. /*
  401. * void relocate_code (addr_sp, gd, addr_moni)
  402. *
  403. * This "function" does not return, instead it continues in RAM
  404. * after relocating the monitor code.
  405. *
  406. * r3 = dest
  407. * r4 = src
  408. * r5 = length in bytes
  409. * r6 = cachelinesize
  410. */
  411. .globl relocate_code
  412. relocate_code:
  413. mr r1, r3 /* Set new stack pointer */
  414. mr r9, r4 /* Save copy of Global Data pointer */
  415. mr r10, r5 /* Save copy of Destination Address */
  416. mr r3, r5 /* Destination Address */
  417. #ifdef CFG_RAMBOOT
  418. lis r4, CFG_SDRAM_BASE@h /* Source Address */
  419. ori r4, r4, CFG_SDRAM_BASE@l
  420. #else
  421. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  422. ori r4, r4, CFG_MONITOR_BASE@l
  423. #endif
  424. lwz r5, GOT(__init_end)
  425. sub r5, r5, r4
  426. li r6, CFG_CACHELINE_SIZE /* Cache Line Size */
  427. /*
  428. * Fix GOT pointer:
  429. *
  430. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  431. *
  432. * Offset:
  433. */
  434. sub r15, r10, r4
  435. /* First our own GOT */
  436. add r14, r14, r15
  437. /* the the one used by the C code */
  438. add r30, r30, r15
  439. /*
  440. * Now relocate code
  441. */
  442. cmplw cr1,r3,r4
  443. addi r0,r5,3
  444. srwi. r0,r0,2
  445. beq cr1,4f /* In place copy is not necessary */
  446. beq 7f /* Protect against 0 count */
  447. mtctr r0
  448. bge cr1,2f
  449. la r8,-4(r4)
  450. la r7,-4(r3)
  451. 1: lwzu r0,4(r8)
  452. stwu r0,4(r7)
  453. bdnz 1b
  454. b 4f
  455. 2: slwi r0,r0,2
  456. add r8,r4,r0
  457. add r7,r3,r0
  458. 3: lwzu r0,-4(r8)
  459. stwu r0,-4(r7)
  460. bdnz 3b
  461. /*
  462. * Now flush the cache: note that we must start from a cache aligned
  463. * address. Otherwise we might miss one cache line.
  464. */
  465. 4: cmpwi r6,0
  466. add r5,r3,r5
  467. beq 7f /* Always flush prefetch queue in any case */
  468. subi r0,r6,1
  469. andc r3,r3,r0
  470. mr r4,r3
  471. 5: dcbst 0,r4
  472. add r4,r4,r6
  473. cmplw r4,r5
  474. blt 5b
  475. sync /* Wait for all dcbst to complete on bus */
  476. mr r4,r3
  477. 6: icbi 0,r4
  478. add r4,r4,r6
  479. cmplw r4,r5
  480. blt 6b
  481. 7: sync /* Wait for all icbi to complete on bus */
  482. isync
  483. /*
  484. * We are done. Do not return, instead branch to second part of board
  485. * initialization, now running from RAM.
  486. */
  487. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  488. mtlr r0
  489. blr
  490. in_ram:
  491. /*
  492. * Relocation Function, r14 point to got2+0x8000
  493. *
  494. * Adjust got2 pointers, no need to check for 0, this code
  495. * already puts a few entries in the table.
  496. */
  497. li r0,__got2_entries@sectoff@l
  498. la r3,GOT(_GOT2_TABLE_)
  499. lwz r11,GOT(_GOT2_TABLE_)
  500. mtctr r0
  501. sub r11,r3,r11
  502. addi r3,r3,-4
  503. 1: lwzu r0,4(r3)
  504. add r0,r0,r11
  505. stw r0,0(r3)
  506. bdnz 1b
  507. /*
  508. * Now adjust the fixups and the pointers to the fixups
  509. * in case we need to move ourselves again.
  510. */
  511. 2: li r0,__fixup_entries@sectoff@l
  512. lwz r3,GOT(_FIXUP_TABLE_)
  513. cmpwi r0,0
  514. mtctr r0
  515. addi r3,r3,-4
  516. beq 4f
  517. 3: lwzu r4,4(r3)
  518. lwzux r0,r4,r11
  519. add r0,r0,r11
  520. stw r10,0(r3)
  521. stw r0,0(r4)
  522. bdnz 3b
  523. 4:
  524. clear_bss:
  525. /*
  526. * Now clear BSS segment
  527. */
  528. lwz r3,GOT(__bss_start)
  529. lwz r4,GOT(_end)
  530. cmplw 0, r3, r4
  531. beq 6f
  532. li r0, 0
  533. 5:
  534. stw r0, 0(r3)
  535. addi r3, r3, 4
  536. cmplw 0, r3, r4
  537. blt 5b
  538. 6:
  539. mr r3, r9 /* Global Data pointer */
  540. mr r4, r10 /* Destination Address */
  541. bl board_init_r
  542. /*
  543. * Copy exception vector code to low memory
  544. *
  545. * r3: dest_addr
  546. * r7: source address, r8: end address, r9: target address
  547. */
  548. .globl trap_init
  549. trap_init:
  550. lwz r7, GOT(_start)
  551. lwz r8, GOT(_end_of_vectors)
  552. li r9, 0x100 /* reset vector always at 0x100 */
  553. cmplw 0, r7, r8
  554. bgelr /* return if r7>=r8 - just in case */
  555. mflr r4 /* save link register */
  556. 1:
  557. lwz r0, 0(r7)
  558. stw r0, 0(r9)
  559. addi r7, r7, 4
  560. addi r9, r9, 4
  561. cmplw 0, r7, r8
  562. bne 1b
  563. /*
  564. * relocate `hdlr' and `int_return' entries
  565. */
  566. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  567. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  568. 2:
  569. bl trap_reloc
  570. addi r7, r7, 0x100 /* next exception vector */
  571. cmplw 0, r7, r8
  572. blt 2b
  573. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  574. bl trap_reloc
  575. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  576. bl trap_reloc
  577. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  578. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  579. 3:
  580. bl trap_reloc
  581. addi r7, r7, 0x100 /* next exception vector */
  582. cmplw 0, r7, r8
  583. blt 3b
  584. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  585. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  586. 4:
  587. bl trap_reloc
  588. addi r7, r7, 0x100 /* next exception vector */
  589. cmplw 0, r7, r8
  590. blt 4b
  591. mtlr r4 /* restore link register */
  592. blr
  593. /*
  594. * Function: relocate entries for one exception vector
  595. */
  596. trap_reloc:
  597. lwz r0, 0(r7) /* hdlr ... */
  598. add r0, r0, r3 /* ... += dest_addr */
  599. stw r0, 0(r7)
  600. lwz r0, 4(r7) /* int_return ... */
  601. add r0, r0, r3 /* ... += dest_addr */
  602. stw r0, 4(r7)
  603. blr
  604. /* Setup the BAT registers.
  605. */
  606. setup_bats:
  607. lis r4, CFG_IBAT0L@h
  608. ori r4, r4, CFG_IBAT0L@l
  609. lis r3, CFG_IBAT0U@h
  610. ori r3, r3, CFG_IBAT0U@l
  611. mtspr IBAT0L, r4
  612. mtspr IBAT0U, r3
  613. isync
  614. lis r4, CFG_DBAT0L@h
  615. ori r4, r4, CFG_DBAT0L@l
  616. lis r3, CFG_DBAT0U@h
  617. ori r3, r3, CFG_DBAT0U@l
  618. mtspr DBAT0L, r4
  619. mtspr DBAT0U, r3
  620. isync
  621. lis r4, CFG_IBAT1L@h
  622. ori r4, r4, CFG_IBAT1L@l
  623. lis r3, CFG_IBAT1U@h
  624. ori r3, r3, CFG_IBAT1U@l
  625. mtspr IBAT1L, r4
  626. mtspr IBAT1U, r3
  627. isync
  628. lis r4, CFG_DBAT1L@h
  629. ori r4, r4, CFG_DBAT1L@l
  630. lis r3, CFG_DBAT1U@h
  631. ori r3, r3, CFG_DBAT1U@l
  632. mtspr DBAT1L, r4
  633. mtspr DBAT1U, r3
  634. isync
  635. lis r4, CFG_IBAT2L@h
  636. ori r4, r4, CFG_IBAT2L@l
  637. lis r3, CFG_IBAT2U@h
  638. ori r3, r3, CFG_IBAT2U@l
  639. mtspr IBAT2L, r4
  640. mtspr IBAT2U, r3
  641. isync
  642. lis r4, CFG_DBAT2L@h
  643. ori r4, r4, CFG_DBAT2L@l
  644. lis r3, CFG_DBAT2U@h
  645. ori r3, r3, CFG_DBAT2U@l
  646. mtspr DBAT2L, r4
  647. mtspr DBAT2U, r3
  648. isync
  649. lis r4, CFG_IBAT3L@h
  650. ori r4, r4, CFG_IBAT3L@l
  651. lis r3, CFG_IBAT3U@h
  652. ori r3, r3, CFG_IBAT3U@l
  653. mtspr IBAT3L, r4
  654. mtspr IBAT3U, r3
  655. isync
  656. lis r4, CFG_DBAT3L@h
  657. ori r4, r4, CFG_DBAT3L@l
  658. lis r3, CFG_DBAT3U@h
  659. ori r3, r3, CFG_DBAT3U@l
  660. mtspr DBAT3L, r4
  661. mtspr DBAT3U, r3
  662. isync
  663. /* Invalidate TLBs.
  664. * -> for (val = 0; val < 0x20000; val+=0x1000)
  665. * -> tlbie(val);
  666. */
  667. lis r3, 0
  668. lis r5, 2
  669. 1:
  670. tlbie r3
  671. addi r3, r3, 0x1000
  672. cmp 0, 0, r3, r5
  673. blt 1b
  674. blr