cpu_init.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * (C) Copyright 2000
  3. * Rob Taylor. Flying Pig Systems. robt@flyingpig.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <mpc824x.h>
  26. #ifndef CFG_BANK0_ROW
  27. #define CFG_BANK0_ROW 0
  28. #endif
  29. #ifndef CFG_BANK1_ROW
  30. #define CFG_BANK1_ROW 0
  31. #endif
  32. #ifndef CFG_BANK2_ROW
  33. #define CFG_BANK2_ROW 0
  34. #endif
  35. #ifndef CFG_BANK3_ROW
  36. #define CFG_BANK3_ROW 0
  37. #endif
  38. #ifndef CFG_BANK4_ROW
  39. #define CFG_BANK4_ROW 0
  40. #endif
  41. #ifndef CFG_BANK5_ROW
  42. #define CFG_BANK5_ROW 0
  43. #endif
  44. #ifndef CFG_BANK6_ROW
  45. #define CFG_BANK6_ROW 0
  46. #endif
  47. #ifndef CFG_BANK7_ROW
  48. #define CFG_BANK7_ROW 0
  49. #endif
  50. #ifndef CFG_DBUS_SIZE2
  51. #define CFG_DBUS_SIZE2 0
  52. #endif
  53. /*
  54. * Breath some life into the CPU...
  55. *
  56. * Set up the memory map,
  57. * initialize a bunch of registers,
  58. */
  59. void
  60. cpu_init_f (void)
  61. {
  62. /* MOUSSE board is initialized in asm */
  63. #if !defined(CONFIG_MOUSSE) && !defined(CONFIG_BMW)
  64. register unsigned long val;
  65. CONFIG_WRITE_HALFWORD(PCICR, 0x06); /* Bus Master, respond to PCI memory space acesses*/
  66. /* CONFIG_WRITE_HALFWORD(PCISR, 0xffff); */ /*reset PCISR*/
  67. #if defined(CONFIG_MUSENKI) || defined(CONFIG_PN62)
  68. /* Why is this here, you ask? Try, just try setting 0x8000
  69. * in PCIACR with CONFIG_WRITE_HALFWORD()
  70. * this one was a stumper, and we are annoyed
  71. */
  72. #define M_CONFIG_WRITE_HALFWORD( addr, data ) \
  73. __asm__ __volatile__( \
  74. " \
  75. stw %2,0(%0)\n \
  76. sync\n \
  77. sth %3,2(%1)\n \
  78. sync\n \
  79. " \
  80. : /* no output */ \
  81. : "r" (CONFIG_ADDR), "r" (CONFIG_DATA), \
  82. "r" (PCISWAP(addr & ~3)), "r" (PCISWAP(data << 16)) \
  83. );
  84. M_CONFIG_WRITE_HALFWORD(PCIACR, 0x8000);
  85. #endif
  86. CONFIG_WRITE_BYTE(PCLSR, 0x8); /* set PCI cache line size */
  87. /*
  88. * Note that although this bit is cleared after a hard reset, it
  89. * must be explicitly set and then cleared by software during
  90. * initialization in order to guarantee correct operation of the
  91. * DLL and the SDRAM_CLK[0:3] signals (if they are used).
  92. */
  93. CONFIG_READ_BYTE (AMBOR, val);
  94. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  95. CONFIG_WRITE_BYTE(AMBOR, val | 0x20);
  96. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  97. CONFIG_READ_WORD(PICR1, val);
  98. #if defined(CONFIG_MPC8240)
  99. CONFIG_WRITE_WORD( PICR1,
  100. (val & (PICR1_ADDRESS_MAP | PICR1_RCS0)) |
  101. PIRC1_MSK | PICR1_PROC_TYPE_603E |
  102. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  103. PICR1_CF_DPARK | PICR1_EN_PCS |
  104. PICR1_CF_APARK );
  105. #elif defined(CONFIG_MPC8245)
  106. CONFIG_WRITE_WORD( PICR1,
  107. (val & (PICR1_RCS0)) |
  108. PICR1_PROC_TYPE_603E |
  109. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  110. PICR1_CF_DPARK | PICR1_NO_BUSW_CK |
  111. PICR1_DEC| PICR1_CF_APARK | 0x10); /* 8245 UM says bit 4 must be set */
  112. #else
  113. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  114. #endif
  115. CONFIG_READ_WORD(PICR2, val);
  116. val= val & ~ (PICR2_CF_SNOOP_WS_MASK | PICR2_CF_APHASE_WS_MASK); /*mask off waitstate bits*/
  117. #ifndef CONFIG_PN62
  118. val |= PICR2_CF_SNOOP_WS_1WS | PICR2_CF_APHASE_WS_1WS; /*1 wait state*/
  119. #endif
  120. CONFIG_WRITE_WORD(PICR2, val);
  121. CONFIG_WRITE_WORD(EUMBBAR, CFG_EUMB_ADDR);
  122. #ifndef CFG_RAMBOOT
  123. CONFIG_WRITE_WORD(MCCR1, (CFG_ROMNAL << MCCR1_ROMNAL_SHIFT) |
  124. (CFG_BANK0_ROW) |
  125. (CFG_BANK1_ROW << MCCR1_BANK1ROW_SHIFT) |
  126. (CFG_BANK2_ROW << MCCR1_BANK2ROW_SHIFT) |
  127. (CFG_BANK3_ROW << MCCR1_BANK3ROW_SHIFT) |
  128. (CFG_BANK4_ROW << MCCR1_BANK4ROW_SHIFT) |
  129. (CFG_BANK5_ROW << MCCR1_BANK5ROW_SHIFT) |
  130. (CFG_BANK6_ROW << MCCR1_BANK6ROW_SHIFT) |
  131. (CFG_BANK7_ROW << MCCR1_BANK7ROW_SHIFT) |
  132. (CFG_ROMFAL << MCCR1_ROMFAL_SHIFT));
  133. #endif
  134. #if defined(CFG_ASRISE) && defined(CFG_ASFALL)
  135. CONFIG_WRITE_WORD(MCCR2, CFG_REFINT << MCCR2_REFINT_SHIFT |
  136. CFG_ASRISE << MCCR2_ASRISE_SHIFT |
  137. CFG_ASFALL << MCCR2_ASFALL_SHIFT);
  138. #else
  139. CONFIG_WRITE_WORD(MCCR2, CFG_REFINT << MCCR2_REFINT_SHIFT);
  140. #endif
  141. #if defined(CONFIG_MPC8240)
  142. CONFIG_WRITE_WORD(MCCR3,
  143. (((CFG_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  144. (CFG_REFREC << MCCR3_REFREC_SHIFT) |
  145. (CFG_RDLAT << MCCR3_RDLAT_SHIFT));
  146. #elif defined(CONFIG_MPC8245)
  147. CONFIG_WRITE_WORD(MCCR3,
  148. (((CFG_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  149. (CFG_REFREC << MCCR3_REFREC_SHIFT));
  150. #else
  151. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  152. #endif
  153. /* this is gross. We think these should all be the same, and various boards
  154. * should define CFG_ACTORW to 0 if they don't want to set it, or even, if
  155. * its not set, we define it to zero in this file
  156. */
  157. #if defined(CONFIG_CU824) || defined(CONFIG_PN62)
  158. CONFIG_WRITE_WORD(MCCR4,
  159. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  160. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  161. MCCR4_BIT21 |
  162. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  163. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  164. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  165. CFG_SDMODE_BURSTLEN) << MCCR4_SDMODE_SHIFT) |
  166. (CFG_ACTORW << MCCR4_ACTTORW_SHIFT) |
  167. (((CFG_BSTOPRE & 0x03c0) >> 6) << MCCR4_BSTOPRE6TO9_SHIFT));
  168. #elif defined(CONFIG_MPC8240)
  169. CONFIG_WRITE_WORD(MCCR4,
  170. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  171. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  172. MCCR4_BIT21 |
  173. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  174. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  175. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  176. (CFG_SDMODE_BURSTLEN)) <<MCCR4_SDMODE_SHIFT) |
  177. (((CFG_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  178. #elif defined(CONFIG_MPC8245)
  179. CONFIG_READ_WORD(MCCR1, val);
  180. val &= MCCR1_DBUS_SIZE0; /* test for 64-bit mem bus */
  181. CONFIG_WRITE_WORD(MCCR4,
  182. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  183. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  184. (CFG_EXTROM ? MCCR4_EXTROM : 0) |
  185. (CFG_REGDIMM ? MCCR4_REGDIMM : 0) |
  186. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  187. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  188. (CFG_DBUS_SIZE2 << MCCR4_DBUS_SIZE2_SHIFT) |
  189. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  190. (val ? 2 : 3)) << MCCR4_SDMODE_SHIFT) |
  191. (CFG_ACTORW << MCCR4_ACTTORW_SHIFT) |
  192. (((CFG_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  193. #else
  194. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  195. #endif
  196. CONFIG_WRITE_WORD(MSAR1,
  197. ( (CFG_BANK0_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  198. (((CFG_BANK1_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  199. (((CFG_BANK2_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  200. (((CFG_BANK3_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  201. CONFIG_WRITE_WORD(EMSAR1,
  202. ( (CFG_BANK0_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  203. (((CFG_BANK1_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  204. (((CFG_BANK2_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  205. (((CFG_BANK3_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  206. CONFIG_WRITE_WORD(MSAR2,
  207. ( (CFG_BANK4_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  208. (((CFG_BANK5_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  209. (((CFG_BANK6_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  210. (((CFG_BANK7_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  211. CONFIG_WRITE_WORD(EMSAR2,
  212. ( (CFG_BANK4_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  213. (((CFG_BANK5_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  214. (((CFG_BANK6_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  215. (((CFG_BANK7_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  216. CONFIG_WRITE_WORD(MEAR1,
  217. ( (CFG_BANK0_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  218. (((CFG_BANK1_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  219. (((CFG_BANK2_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  220. (((CFG_BANK3_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  221. CONFIG_WRITE_WORD(EMEAR1,
  222. ( (CFG_BANK0_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  223. (((CFG_BANK1_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  224. (((CFG_BANK2_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  225. (((CFG_BANK3_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  226. CONFIG_WRITE_WORD(MEAR2,
  227. ( (CFG_BANK4_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  228. (((CFG_BANK5_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  229. (((CFG_BANK6_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  230. (((CFG_BANK7_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  231. CONFIG_WRITE_WORD(EMEAR2,
  232. ( (CFG_BANK4_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  233. (((CFG_BANK5_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  234. (((CFG_BANK6_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  235. (((CFG_BANK7_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  236. CONFIG_WRITE_BYTE(ODCR, CFG_ODCR);
  237. #ifdef CFG_DLL_MAX_DELAY
  238. CONFIG_WRITE_BYTE(MIOCR1, CFG_DLL_MAX_DELAY); /* needed to make DLL lock */
  239. #endif
  240. #if defined(CFG_DLL_EXTEND) && defined(CFG_PCI_HOLD_DEL)
  241. CONFIG_WRITE_BYTE(PMCR2, CFG_DLL_EXTEND | CFG_PCI_HOLD_DEL);
  242. #endif
  243. #if defined(MIOCR2) && defined(CFG_SDRAM_DSCD)
  244. CONFIG_WRITE_BYTE(MIOCR2, CFG_SDRAM_DSCD); /* change memory input */
  245. #endif /* setup & hold time */
  246. CONFIG_WRITE_BYTE(MBER,
  247. CFG_BANK0_ENABLE |
  248. (CFG_BANK1_ENABLE << 1) |
  249. (CFG_BANK2_ENABLE << 2) |
  250. (CFG_BANK3_ENABLE << 3) |
  251. (CFG_BANK4_ENABLE << 4) |
  252. (CFG_BANK5_ENABLE << 5) |
  253. (CFG_BANK6_ENABLE << 6) |
  254. (CFG_BANK7_ENABLE << 7));
  255. #ifdef CFG_PGMAX
  256. CONFIG_WRITE_BYTE(MPMR, CFG_PGMAX);
  257. #endif
  258. /* ! Wait 200us before initialize other registers */
  259. /*FIXME: write a decent udelay wait */
  260. __asm__ __volatile__(
  261. " mtctr %0 \n \
  262. 0: bdnz 0b\n"
  263. :
  264. : "r" (0x10000));
  265. CONFIG_READ_WORD(MCCR1, val);
  266. CONFIG_WRITE_WORD(MCCR1, val | MCCR1_MEMGO); /* set memory access going */
  267. __asm__ __volatile__("eieio");
  268. #endif /* !CONFIG_MOUSSE && !CONFIG_BMW */
  269. }
  270. #ifdef CONFIG_MOUSSE
  271. #ifdef INCLUDE_MPC107_REPORT
  272. struct MPC107_s{
  273. unsigned int iobase;
  274. char desc[120];
  275. } MPC107Regs[] ={
  276. {BMC_BASE+0x0, "MPC107 Vendor/Device ID"},
  277. {BMC_BASE+0x4, "MPC107 PCI Command/Status Register"},
  278. {BMC_BASE+0x8, "MPC107 Revision"},
  279. {BMC_BASE+0xC, "MPC107 Cache Line Size"},
  280. {BMC_BASE+0x10, "MPC107 LMBAR"},
  281. {BMC_BASE+0x14, "MPC824x PCSR"},
  282. {BMC_BASE+0xA8, "MPC824x PICR1"},
  283. {BMC_BASE+0xAC, "MPC824x PICR2"},
  284. {BMC_BASE+0x46, "MPC824x PACR"},
  285. {BMC_BASE+0x310, "MPC824x ITWR"},
  286. {BMC_BASE+0x300, "MPC824x OMBAR"},
  287. {BMC_BASE+0x308, "MPC824x OTWR"},
  288. {BMC_BASE+0x14, "MPC107 Peripheral Control and Status Register"},
  289. {BMC_BASE+0x78, "MPC107 EUMBAR"},
  290. {BMC_BASE+0xC0, "MPC107 Processor Bus Error Status"},
  291. {BMC_BASE+0xC4, "MPC107 PCI Bus Error Status"},
  292. {BMC_BASE+0xC8, "MPC107 Processor/PCI Error Address"},
  293. {BMC_BASE+0xE0, "MPC107 AMBOR Register"},
  294. {BMC_BASE+0xF0, "MPC107 MCCR1 Register"},
  295. {BMC_BASE+0xF4, "MPC107 MCCR2 Register"},
  296. {BMC_BASE+0xF8, "MPC107 MCCR3 Register"},
  297. {BMC_BASE+0xFC, "MPC107 MCCR4 Register"}
  298. };
  299. #define N_MPC107_Regs (sizeof(MPC107Regs)/sizeof(MPC107Regs[0]))
  300. #endif /* INCLUDE_MPC107_REPORT */
  301. #endif /* CONFIG_MOUSSE */
  302. /*
  303. * initialize higher level parts of CPU like time base and timers
  304. */
  305. int cpu_init_r (void)
  306. {
  307. #ifdef CONFIG_MOUSSE
  308. #ifdef INCLUDE_MPC107_REPORT
  309. unsigned int tmp = 0, i;
  310. #endif
  311. /*
  312. * Initialize the EUMBBAR (Embedded Util Mem Block Base Addr Reg).
  313. * This is necessary before the EPIC, DMA ctlr, I2C ctlr, etc. can
  314. * be accessed.
  315. */
  316. #ifdef CONFIG_MPC8240 /* only on MPC8240 */
  317. mpc824x_mpc107_setreg (EUMBBAR, EUMBBAR_VAL);
  318. /* MOT/SPS: Issue #10002, PCI (FD Alias enable) */
  319. mpc824x_mpc107_setreg (AMBOR, 0x000000C0);
  320. #endif
  321. #ifdef INCLUDE_MPC107_REPORT
  322. /* Check MPC824x PCI Device and Vendor ID */
  323. while ((tmp = mpc824x_mpc107_getreg (BMC_BASE)) != 0x31057) {
  324. printf (" MPC107: offset=0x%x, val = 0x%x\n",
  325. BMC_BASE,
  326. tmp);
  327. }
  328. for (i = 0; i < N_MPC107_Regs; i++) {
  329. printf (" 0x%x/%s = 0x%x\n",
  330. MPC107Regs[i].iobase,
  331. MPC107Regs[i].desc,
  332. mpc824x_mpc107_getreg (MPC107Regs[i].iobase));
  333. }
  334. printf ("IBAT0L = 0x%08X\n", mfspr (IBAT0L));
  335. printf ("IBAT0U = 0x%08X\n", mfspr (IBAT0U));
  336. printf ("IBAT1L = 0x%08X\n", mfspr (IBAT1L));
  337. printf ("IBAT1U = 0x%08X\n", mfspr (IBAT1U));
  338. printf ("IBAT2L = 0x%08X\n", mfspr (IBAT2L));
  339. printf ("IBAT2U = 0x%08X\n", mfspr (IBAT2U));
  340. printf ("IBAT3L = 0x%08X\n", mfspr (IBAT3L));
  341. printf ("IBAT3U = 0x%08X\n", mfspr (IBAT3U));
  342. printf ("DBAT0L = 0x%08X\n", mfspr (DBAT0L));
  343. printf ("DBAT0U = 0x%08X\n", mfspr (DBAT0U));
  344. printf ("DBAT1L = 0x%08X\n", mfspr (DBAT1L));
  345. printf ("DBAT1U = 0x%08X\n", mfspr (DBAT1U));
  346. printf ("DBAT2L = 0x%08X\n", mfspr (DBAT2L));
  347. printf ("DBAT2U = 0x%08X\n", mfspr (DBAT2U));
  348. printf ("DBAT3L = 0x%08X\n", mfspr (DBAT3L));
  349. printf ("DBAT3U = 0x%08X\n", mfspr (DBAT3U));
  350. #endif /* INCLUDE_MPC107_REPORT */
  351. #endif /* CONFIG_MOUSSE */
  352. return (0);
  353. }