mip405.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * (C) Copyright 2001
  3. * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. *
  24. * TODO: clean-up
  25. */
  26. /*
  27. * How do I program the SDRAM Timing Register (SDRAM0_TR) for a specific SDRAM or DIMM?
  28. *
  29. * As an example, consider a case where PC133 memory with CAS Latency equal to 2 is being
  30. * used with a 200MHz 405GP. For a typical 128Mb, PC133 SDRAM, the relevant minimum
  31. * parameters from the datasheet are:
  32. * Tclk = 7.5ns (CL = 2)
  33. * Trp = 15ns
  34. * Trc = 60ns
  35. * Trcd = 15ns
  36. * Trfc = 66ns
  37. *
  38. * If we are operating the 405GP with the MemClk output frequency set to 100 MHZ, the clock
  39. * period is 10ns and the parameters needed for the Timing Register are:
  40. * CASL = CL = 2 clock cycles
  41. * PTA = Trp = 15ns / 10ns = 2 clock cycles
  42. * CTP = Trc - Trcd - Trp = (60ns - 15ns - 15ns) / 10ns= 3 clock cycles
  43. * LDF = 2 clock cycles (but can be extended to meet board-level timing)
  44. * RFTA = Trfc = 66ns / 10ns= 7 clock cycles
  45. * RCD = Trcd = 15ns / 10ns= 2 clock cycles
  46. *
  47. * The actual bit settings in the register would be:
  48. *
  49. * CASL = 0b01
  50. * PTA = 0b01
  51. * CTP = 0b10
  52. * LDF = 0b01
  53. * RFTA = 0b011
  54. * RCD = 0b01
  55. *
  56. * If Trfc is not specified in the datasheet for PC100 or PC133 memory, set RFTA = Trc
  57. * instead. Figure 24 in the PC SDRAM Specification Rev. 1.7 shows refresh to active delay
  58. * defined as Trc rather than Trfc.
  59. * When using DIMM modules, most but not all of the required timing parameters can be read
  60. * from the Serial Presence Detect (SPD) EEPROM on the module. Specifically, Trc and Trfc
  61. * are not available from the EEPROM
  62. */
  63. #include <common.h>
  64. #include "mip405.h"
  65. #include <asm/processor.h>
  66. #include <405gp_i2c.h>
  67. #include <miiphy.h>
  68. #include "../common/common_util.h"
  69. #include <i2c.h>
  70. #include <rtc.h>
  71. extern block_dev_desc_t * scsi_get_dev(int dev);
  72. extern block_dev_desc_t * ide_get_dev(int dev);
  73. #undef SDRAM_DEBUG
  74. #define ENABLE_ECC /* for ecc boards */
  75. #define FALSE 0
  76. #define TRUE 1
  77. /* stdlib.h causes some compatibility problems; should fixe these! -- wd */
  78. #ifndef __ldiv_t_defined
  79. typedef struct {
  80. long int quot; /* Quotient */
  81. long int rem; /* Remainder */
  82. } ldiv_t;
  83. extern ldiv_t ldiv (long int __numer, long int __denom);
  84. # define __ldiv_t_defined 1
  85. #endif
  86. #define PLD_PART_REG PER_PLD_ADDR + 0
  87. #define PLD_VERS_REG PER_PLD_ADDR + 1
  88. #define PLD_BOARD_CFG_REG PER_PLD_ADDR + 2
  89. #define PLD_IRQ_REG PER_PLD_ADDR + 3
  90. #define PLD_COM_MODE_REG PER_PLD_ADDR + 4
  91. #define PLD_EXT_CONF_REG PER_PLD_ADDR + 5
  92. #define MEGA_BYTE (1024*1024)
  93. typedef struct {
  94. unsigned char boardtype; /* Board revision and Population Options */
  95. unsigned char cal; /* cas Latency (will be programmend as cal-1) */
  96. unsigned char trp; /* datain27 in clocks */
  97. unsigned char trcd; /* datain29 in clocks */
  98. unsigned char tras; /* datain30 in clocks */
  99. unsigned char tctp; /* tras - trcd in clocks */
  100. unsigned char am; /* Address Mod (will be programmed as am-1) */
  101. unsigned char sz; /* log binary => Size = (4MByte<<sz) 5 = 128, 4 = 64, 3 = 32, 2 = 16, 1=8 */
  102. unsigned char ecc; /* if true, ecc is enabled */
  103. } sdram_t;
  104. #if defined(CONFIG_MIP405T)
  105. const sdram_t sdram_table[] = {
  106. { 0x0F, /* MIP405T Rev A, 64MByte -1 Board */
  107. 3, /* Case Latenty = 3 */
  108. 3, /* trp 20ns / 7.5 ns datain[27] */
  109. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  110. 6, /* tras 44ns /7.5 ns (datain[30]) */
  111. 4, /* tcpt 44 - 20ns = 24ns */
  112. 2, /* Address Mode = 2 (12x9x4) */
  113. 3, /* size value (32MByte) */
  114. 0}, /* ECC disabled */
  115. { 0xff, /* terminator */
  116. 0xff,
  117. 0xff,
  118. 0xff,
  119. 0xff,
  120. 0xff,
  121. 0xff,
  122. 0xff }
  123. };
  124. #else
  125. const sdram_t sdram_table[] = {
  126. { 0x0f, /* Rev A, 128MByte -1 Board */
  127. 3, /* Case Latenty = 3 */
  128. 3, /* trp 20ns / 7.5 ns datain[27] */
  129. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  130. 6, /* tras 44ns /7.5 ns (datain[30]) */
  131. 4, /* tcpt 44 - 20ns = 24ns */
  132. 3, /* Address Mode = 3 */
  133. 5, /* size value */
  134. 1}, /* ECC enabled */
  135. { 0x07, /* Rev A, 64MByte -2 Board */
  136. 3, /* Case Latenty = 3 */
  137. 3, /* trp 20ns / 7.5 ns datain[27] */
  138. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  139. 6, /* tras 44ns /7.5 ns (datain[30]) */
  140. 4, /* tcpt 44 - 20ns = 24ns */
  141. 2, /* Address Mode = 2 */
  142. 4, /* size value */
  143. 1}, /* ECC enabled */
  144. { 0x03, /* Rev A, 128MByte -4 Board */
  145. 3, /* Case Latenty = 3 */
  146. 3, /* trp 20ns / 7.5 ns datain[27] */
  147. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  148. 6, /* tras 44ns /7.5 ns (datain[30]) */
  149. 4, /* tcpt 44 - 20ns = 24ns */
  150. 3, /* Address Mode = 3 */
  151. 5, /* size value */
  152. 1}, /* ECC enabled */
  153. { 0x1f, /* Rev B, 128MByte -3 Board */
  154. 3, /* Case Latenty = 3 */
  155. 3, /* trp 20ns / 7.5 ns datain[27] */
  156. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  157. 6, /* tras 44ns /7.5 ns (datain[30]) */
  158. 4, /* tcpt 44 - 20ns = 24ns */
  159. 3, /* Address Mode = 3 */
  160. 5, /* size value */
  161. 1}, /* ECC enabled */
  162. { 0xff, /* terminator */
  163. 0xff,
  164. 0xff,
  165. 0xff,
  166. 0xff,
  167. 0xff,
  168. 0xff,
  169. 0xff }
  170. };
  171. #endif /*CONFIG_MIP405T */
  172. void SDRAM_err (const char *s)
  173. {
  174. #ifndef SDRAM_DEBUG
  175. DECLARE_GLOBAL_DATA_PTR;
  176. (void) get_clocks ();
  177. gd->baudrate = 9600;
  178. serial_init ();
  179. #endif
  180. serial_puts ("\n");
  181. serial_puts (s);
  182. serial_puts ("\n enable SDRAM_DEBUG for more info\n");
  183. for (;;);
  184. }
  185. unsigned char get_board_revcfg (void)
  186. {
  187. out8 (PER_BOARD_ADDR, 0);
  188. return (in8 (PER_BOARD_ADDR));
  189. }
  190. #ifdef SDRAM_DEBUG
  191. void write_hex (unsigned char i)
  192. {
  193. char cc;
  194. cc = i >> 4;
  195. cc &= 0xf;
  196. if (cc > 9)
  197. serial_putc (cc + 55);
  198. else
  199. serial_putc (cc + 48);
  200. cc = i & 0xf;
  201. if (cc > 9)
  202. serial_putc (cc + 55);
  203. else
  204. serial_putc (cc + 48);
  205. }
  206. void write_4hex (unsigned long val)
  207. {
  208. write_hex ((unsigned char) (val >> 24));
  209. write_hex ((unsigned char) (val >> 16));
  210. write_hex ((unsigned char) (val >> 8));
  211. write_hex ((unsigned char) val);
  212. }
  213. #endif
  214. int init_sdram (void)
  215. {
  216. DECLARE_GLOBAL_DATA_PTR;
  217. unsigned long tmp, baseaddr;
  218. unsigned short i;
  219. unsigned char trp_clocks,
  220. trcd_clocks,
  221. tras_clocks,
  222. trc_clocks,
  223. tctp_clocks;
  224. unsigned char cal_val;
  225. unsigned char bc;
  226. unsigned long sdram_tim, sdram_bank;
  227. /*i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);*/
  228. (void) get_clocks ();
  229. gd->baudrate = 9600;
  230. serial_init ();
  231. /* set up the pld */
  232. mtdcr (ebccfga, pb7ap);
  233. mtdcr (ebccfgd, PLD_AP);
  234. mtdcr (ebccfga, pb7cr);
  235. mtdcr (ebccfgd, PLD_CR);
  236. /* THIS IS OBSOLETE */
  237. /* set up the board rev reg*/
  238. mtdcr (ebccfga, pb5ap);
  239. mtdcr (ebccfgd, BOARD_AP);
  240. mtdcr (ebccfga, pb5cr);
  241. mtdcr (ebccfgd, BOARD_CR);
  242. #ifdef SDRAM_DEBUG
  243. /* get all informations from PLD */
  244. serial_puts ("\nPLD Part 0x");
  245. bc = in8 (PLD_PART_REG);
  246. write_hex (bc);
  247. serial_puts ("\nPLD Vers 0x");
  248. bc = in8 (PLD_VERS_REG);
  249. write_hex (bc);
  250. serial_puts ("\nBoard Rev 0x");
  251. bc = in8 (PLD_BOARD_CFG_REG);
  252. write_hex (bc);
  253. serial_puts ("\n");
  254. #endif
  255. /* check board */
  256. bc = in8 (PLD_PART_REG);
  257. #if defined(CONFIG_MIP405T)
  258. if((bc & 0x80)==0)
  259. SDRAM_err ("U-Boot configured for a MIP405T not for a MIP405!!!\n");
  260. #else
  261. if((bc & 0x80)==0x80)
  262. SDRAM_err ("U-Boot configured for a MIP405 not for a MIP405T!!!\n");
  263. #endif
  264. /* set-up the chipselect machine */
  265. mtdcr (ebccfga, pb0cr); /* get cs0 config reg */
  266. tmp = mfdcr (ebccfgd);
  267. if ((tmp & 0x00002000) == 0) {
  268. /* MPS Boot, set up the flash */
  269. mtdcr (ebccfga, pb1ap);
  270. mtdcr (ebccfgd, FLASH_AP);
  271. mtdcr (ebccfga, pb1cr);
  272. mtdcr (ebccfgd, FLASH_CR);
  273. } else {
  274. /* Flash boot, set up the MPS */
  275. mtdcr (ebccfga, pb1ap);
  276. mtdcr (ebccfgd, MPS_AP);
  277. mtdcr (ebccfga, pb1cr);
  278. mtdcr (ebccfgd, MPS_CR);
  279. }
  280. /* set up UART0 (CS2) and UART1 (CS3) */
  281. mtdcr (ebccfga, pb2ap);
  282. mtdcr (ebccfgd, UART0_AP);
  283. mtdcr (ebccfga, pb2cr);
  284. mtdcr (ebccfgd, UART0_CR);
  285. mtdcr (ebccfga, pb3ap);
  286. mtdcr (ebccfgd, UART1_AP);
  287. mtdcr (ebccfga, pb3cr);
  288. mtdcr (ebccfgd, UART1_CR);
  289. bc = in8 (PLD_BOARD_CFG_REG);
  290. #ifdef SDRAM_DEBUG
  291. serial_puts ("\nstart SDRAM Setup\n");
  292. serial_puts ("\nBoard Rev: ");
  293. write_hex (bc);
  294. serial_puts ("\n");
  295. #endif
  296. i = 0;
  297. baseaddr = CFG_SDRAM_BASE;
  298. while (sdram_table[i].sz != 0xff) {
  299. if (sdram_table[i].boardtype == bc)
  300. break;
  301. i++;
  302. }
  303. if (sdram_table[i].boardtype != bc)
  304. SDRAM_err ("No SDRAM table found for this board!!!\n");
  305. #ifdef SDRAM_DEBUG
  306. serial_puts (" found table ");
  307. write_hex (i);
  308. serial_puts (" \n");
  309. #endif
  310. /* since the ECC initialisation needs some time,
  311. * we show that we're alive
  312. */
  313. if (sdram_table[i].ecc)
  314. serial_puts ("\nInitializing SDRAM, Please stand by");
  315. cal_val = sdram_table[i].cal - 1; /* Cas Latency */
  316. trp_clocks = sdram_table[i].trp; /* 20ns / 7.5 ns datain[27] */
  317. trcd_clocks = sdram_table[i].trcd; /* 20ns /7.5 ns (datain[29]) */
  318. tras_clocks = sdram_table[i].tras; /* 44ns /7.5 ns (datain[30]) */
  319. /* ctp = ((trp + tras) - trp - trcd) => tras - trcd */
  320. tctp_clocks = sdram_table[i].tctp; /* 44 - 20ns = 24ns */
  321. /* trc_clocks is sum of trp_clocks + tras_clocks */
  322. trc_clocks = trp_clocks + tras_clocks;
  323. /* get SDRAM timing register */
  324. mtdcr (memcfga, mem_sdtr1);
  325. sdram_tim = mfdcr (memcfgd) & ~0x018FC01F;
  326. /* insert CASL value */
  327. sdram_tim |= ((unsigned long) (cal_val)) << 23;
  328. /* insert PTA value */
  329. sdram_tim |= ((unsigned long) (trp_clocks - 1)) << 18;
  330. /* insert CTP value */
  331. sdram_tim |=
  332. ((unsigned long) (trc_clocks - trp_clocks -
  333. trcd_clocks)) << 16;
  334. /* insert LDF (always 01) */
  335. sdram_tim |= ((unsigned long) 0x01) << 14;
  336. /* insert RFTA value */
  337. sdram_tim |= ((unsigned long) (trc_clocks - 4)) << 2;
  338. /* insert RCD value */
  339. sdram_tim |= ((unsigned long) (trcd_clocks - 1)) << 0;
  340. tmp = ((unsigned long) (sdram_table[i].am - 1) << 13); /* AM = 3 */
  341. /* insert SZ value; */
  342. tmp |= ((unsigned long) sdram_table[i].sz << 17);
  343. /* get SDRAM bank 0 register */
  344. mtdcr (memcfga, mem_mb0cf);
  345. sdram_bank = mfdcr (memcfgd) & ~0xFFCEE001;
  346. sdram_bank |= (baseaddr | tmp | 0x01);
  347. #ifdef SDRAM_DEBUG
  348. serial_puts ("sdtr: ");
  349. write_4hex (sdram_tim);
  350. serial_puts ("\n");
  351. #endif
  352. /* write SDRAM timing register */
  353. mtdcr (memcfga, mem_sdtr1);
  354. mtdcr (memcfgd, sdram_tim);
  355. #ifdef SDRAM_DEBUG
  356. serial_puts ("mb0cf: ");
  357. write_4hex (sdram_bank);
  358. serial_puts ("\n");
  359. #endif
  360. /* write SDRAM bank 0 register */
  361. mtdcr (memcfga, mem_mb0cf);
  362. mtdcr (memcfgd, sdram_bank);
  363. if (get_bus_freq (tmp) > 110000000) { /* > 110MHz */
  364. /* get SDRAM refresh interval register */
  365. mtdcr (memcfga, mem_rtr);
  366. tmp = mfdcr (memcfgd) & ~0x3FF80000;
  367. tmp |= 0x07F00000;
  368. } else {
  369. /* get SDRAM refresh interval register */
  370. mtdcr (memcfga, mem_rtr);
  371. tmp = mfdcr (memcfgd) & ~0x3FF80000;
  372. tmp |= 0x05F00000;
  373. }
  374. /* write SDRAM refresh interval register */
  375. mtdcr (memcfga, mem_rtr);
  376. mtdcr (memcfgd, tmp);
  377. /* enable ECC if used */
  378. #if defined(ENABLE_ECC) && !defined(CONFIG_BOOT_PCI)
  379. if (sdram_table[i].ecc) {
  380. /* disable checking for all banks */
  381. unsigned long *p;
  382. #ifdef SDRAM_DEBUG
  383. serial_puts ("disable ECC.. ");
  384. #endif
  385. mtdcr (memcfga, mem_ecccf);
  386. tmp = mfdcr (memcfgd);
  387. tmp &= 0xff0fffff; /* disable all banks */
  388. mtdcr (memcfga, mem_ecccf);
  389. /* set up SDRAM Controller with ECC enabled */
  390. #ifdef SDRAM_DEBUG
  391. serial_puts ("setup SDRAM Controller.. ");
  392. #endif
  393. mtdcr (memcfgd, tmp);
  394. mtdcr (memcfga, mem_mcopt1);
  395. tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x90800000;
  396. mtdcr (memcfga, mem_mcopt1);
  397. mtdcr (memcfgd, tmp);
  398. udelay (600);
  399. #ifdef SDRAM_DEBUG
  400. serial_puts ("fill the memory..\n");
  401. #endif
  402. serial_puts (".");
  403. /* now, fill all the memory */
  404. tmp = ((4 * MEGA_BYTE) << sdram_table[i].sz);
  405. p = (unsigned long) 0;
  406. while ((unsigned long) p < tmp) {
  407. *p++ = 0L;
  408. if (!((unsigned long) p % 0x00800000)) /* every 8MByte */
  409. serial_puts (".");
  410. }
  411. /* enable bank 0 */
  412. serial_puts (".");
  413. #ifdef SDRAM_DEBUG
  414. serial_puts ("enable ECC\n");
  415. #endif
  416. udelay (400);
  417. mtdcr (memcfga, mem_ecccf);
  418. tmp = mfdcr (memcfgd);
  419. tmp |= 0x00800000; /* enable bank 0 */
  420. mtdcr (memcfgd, tmp);
  421. udelay (400);
  422. } else
  423. #endif
  424. {
  425. /* enable SDRAM controller with no ECC, 32-bit SDRAM width, 16 byte burst */
  426. mtdcr (memcfga, mem_mcopt1);
  427. tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x80C00000;
  428. mtdcr (memcfga, mem_mcopt1);
  429. mtdcr (memcfgd, tmp);
  430. udelay (400);
  431. }
  432. serial_puts ("\n");
  433. return (0);
  434. }
  435. int board_pre_init (void)
  436. {
  437. init_sdram ();
  438. /*-------------------------------------------------------------------------+
  439. | Interrupt controller setup for the PIP405 board.
  440. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  441. | IRQ 16 405GP internally generated; active low; level sensitive
  442. | IRQ 17-24 RESERVED
  443. | IRQ 25 (EXT IRQ 0) SouthBridge; active low; level sensitive
  444. | IRQ 26 (EXT IRQ 1) NMI: active low; level sensitive
  445. | IRQ 27 (EXT IRQ 2) SMI: active Low; level sensitive
  446. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  447. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  448. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  449. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  450. | Note for MIP405 board:
  451. | An interrupt taken for the SouthBridge (IRQ 25) indicates that
  452. | the Interrupt Controller in the South Bridge has caused the
  453. | interrupt. The IC must be read to determine which device
  454. | caused the interrupt.
  455. |
  456. +-------------------------------------------------------------------------*/
  457. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  458. mtdcr (uicer, 0x00000000); /* disable all ints */
  459. mtdcr (uiccr, 0x00000000); /* set all to be non-critical (for now) */
  460. mtdcr (uicpr, 0xFFFFFF80); /* set int polarities */
  461. mtdcr (uictr, 0x10000000); /* set int trigger levels */
  462. mtdcr (uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority */
  463. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  464. return 0;
  465. }
  466. /*
  467. * Get some PLD Registers
  468. */
  469. unsigned short get_pld_parvers (void)
  470. {
  471. unsigned short result;
  472. unsigned char rc;
  473. rc = in8 (PLD_PART_REG);
  474. result = (unsigned short) rc << 8;
  475. rc = in8 (PLD_VERS_REG);
  476. result |= rc;
  477. return result;
  478. }
  479. void user_led0 (unsigned char on)
  480. {
  481. if (on)
  482. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x4));
  483. else
  484. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfb));
  485. }
  486. void ide_set_reset (int idereset)
  487. {
  488. /* if reset = 1 IDE reset will be asserted */
  489. if (idereset)
  490. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x1));
  491. else {
  492. udelay (10000);
  493. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfe));
  494. }
  495. }
  496. /* ------------------------------------------------------------------------- */
  497. void get_pcbrev_var(unsigned char *pcbrev, unsigned char *var)
  498. {
  499. #if !defined(CONFIG_MIP405T)
  500. unsigned char bc,rc,tmp;
  501. int i;
  502. bc = in8 (PLD_BOARD_CFG_REG);
  503. tmp = ~bc;
  504. tmp &= 0xf;
  505. rc = 0;
  506. for (i = 0; i < 4; i++) {
  507. rc <<= 1;
  508. rc += (tmp & 0x1);
  509. tmp >>= 1;
  510. }
  511. rc++;
  512. if((((bc>>4) & 0xf)==0x1) /* Rev B PCB with */
  513. && (rc==0x1)) /* Population Option 1 is a -3 */
  514. rc=3;
  515. *pcbrev=(bc >> 4) & 0xf;
  516. *var=rc;
  517. #else
  518. unsigned char bc;
  519. bc = in8 (PLD_BOARD_CFG_REG);
  520. *pcbrev=(bc >> 4) & 0xf;
  521. *var=16-(bc & 0xf);
  522. #endif
  523. }
  524. /*
  525. * Check Board Identity:
  526. */
  527. /* serial String: "MIP405_1000" OR "MIP405T_1000" */
  528. #if !defined(CONFIG_MIP405T)
  529. #define BOARD_NAME "MIP405"
  530. #else
  531. #define BOARD_NAME "MIP405T"
  532. #endif
  533. int checkboard (void)
  534. {
  535. unsigned char s[50];
  536. unsigned char bc, var;
  537. int i;
  538. backup_t *b = (backup_t *) s;
  539. puts ("Board: ");
  540. get_pcbrev_var(&bc,&var);
  541. i = getenv_r ("serial#", s, 32);
  542. if ((i == 0) || strncmp (s, BOARD_NAME,sizeof(BOARD_NAME))) {
  543. get_backup_values (b);
  544. if (strncmp (b->signature, "MPL\0", 4) != 0) {
  545. puts ("### No HW ID - assuming " BOARD_NAME);
  546. printf ("-%d Rev %c", var, 'A' + bc);
  547. } else {
  548. b->serial_name[sizeof(BOARD_NAME)-1] = 0;
  549. printf ("%s-%d Rev %c SN: %s", b->serial_name, var,
  550. 'A' + bc, &b->serial_name[sizeof(BOARD_NAME)]);
  551. }
  552. } else {
  553. s[sizeof(BOARD_NAME)-1] = 0;
  554. printf ("%s-%d Rev %c SN: %s", s, var,'A' + bc,
  555. &s[sizeof(BOARD_NAME)]);
  556. }
  557. bc = in8 (PLD_EXT_CONF_REG);
  558. printf (" Boot Config: 0x%x\n", bc);
  559. return (0);
  560. }
  561. /* ------------------------------------------------------------------------- */
  562. /* ------------------------------------------------------------------------- */
  563. /*
  564. initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
  565. the necessary info for SDRAM controller configuration
  566. */
  567. /* ------------------------------------------------------------------------- */
  568. /* ------------------------------------------------------------------------- */
  569. static int test_dram (unsigned long ramsize);
  570. long int initdram (int board_type)
  571. {
  572. unsigned long bank_reg[4], tmp, bank_size;
  573. int i, ds;
  574. unsigned long TotalSize;
  575. ds = 0;
  576. /* since the DRAM controller is allready set up, calculate the size with the
  577. bank registers */
  578. mtdcr (memcfga, mem_mb0cf);
  579. bank_reg[0] = mfdcr (memcfgd);
  580. mtdcr (memcfga, mem_mb1cf);
  581. bank_reg[1] = mfdcr (memcfgd);
  582. mtdcr (memcfga, mem_mb2cf);
  583. bank_reg[2] = mfdcr (memcfgd);
  584. mtdcr (memcfga, mem_mb3cf);
  585. bank_reg[3] = mfdcr (memcfgd);
  586. TotalSize = 0;
  587. for (i = 0; i < 4; i++) {
  588. if ((bank_reg[i] & 0x1) == 0x1) {
  589. tmp = (bank_reg[i] >> 17) & 0x7;
  590. bank_size = 4 << tmp;
  591. TotalSize += bank_size;
  592. } else
  593. ds = 1;
  594. }
  595. mtdcr (memcfga, mem_ecccf);
  596. tmp = mfdcr (memcfgd);
  597. if (!tmp)
  598. printf ("No ");
  599. printf ("ECC ");
  600. test_dram (TotalSize * MEGA_BYTE);
  601. return (TotalSize * MEGA_BYTE);
  602. }
  603. /* ------------------------------------------------------------------------- */
  604. static int test_dram (unsigned long ramsize)
  605. {
  606. #ifdef SDRAM_DEBUG
  607. mem_test (0L, ramsize, 1);
  608. #endif
  609. /* not yet implemented */
  610. return (1);
  611. }
  612. /* used to check if the time in RTC is valid */
  613. static unsigned long start;
  614. static struct rtc_time tm;
  615. int misc_init_r (void)
  616. {
  617. /* check, if RTC is running */
  618. rtc_get (&tm);
  619. start=get_timer(0);
  620. /* if MIP405 has booted from PCI, reset CCR0[24] as described in errata PCI_18 */
  621. if (mfdcr(strap) & PSR_ROM_LOC)
  622. mtspr(ccr0, (mfspr(ccr0) & ~0x80));
  623. return (0);
  624. }
  625. void print_mip405_rev (void)
  626. {
  627. unsigned char part, vers, pcbrev, var;
  628. get_pcbrev_var(&pcbrev,&var);
  629. part = in8 (PLD_PART_REG);
  630. vers = in8 (PLD_VERS_REG);
  631. printf ("Rev: " BOARD_NAME "-%d Rev %c PLD %d Vers %d\n",
  632. var, pcbrev + 'A', part & 0x7F, vers);
  633. }
  634. extern void mem_test_reloc(void);
  635. extern int mk_date (char *, struct rtc_time *);
  636. int last_stage_init (void)
  637. {
  638. unsigned long stop;
  639. struct rtc_time newtm;
  640. unsigned char *s;
  641. mem_test_reloc();
  642. /* write correct LED configuration */
  643. if (miiphy_write (0x1, 0x14, 0x2402) != 0) {
  644. printf ("Error writing to the PHY\n");
  645. }
  646. /* since LED/CFG2 is not connected on the -2,
  647. * write to correct capability information */
  648. if (miiphy_write (0x1, 0x4, 0x01E1) != 0) {
  649. printf ("Error writing to the PHY\n");
  650. }
  651. print_mip405_rev ();
  652. show_stdio_dev ();
  653. check_env ();
  654. /* check if RTC time is valid */
  655. stop=get_timer(start);
  656. while(stop<1200) { /* we wait 1.2 sec to check if the RTC is running */
  657. udelay(1000);
  658. stop=get_timer(start);
  659. }
  660. rtc_get (&newtm);
  661. if(tm.tm_sec==newtm.tm_sec) {
  662. s=getenv("defaultdate");
  663. if(!s)
  664. mk_date ("010112001970", &newtm);
  665. else
  666. if(mk_date (s, &newtm)!=0) {
  667. printf("RTC: Bad date format in defaultdate\n");
  668. return 0;
  669. }
  670. rtc_reset ();
  671. rtc_set(&newtm);
  672. }
  673. return 0;
  674. }
  675. /***************************************************************************
  676. * some helping routines
  677. */
  678. int overwrite_console (void)
  679. {
  680. return ((in8 (PLD_EXT_CONF_REG) & 0x1)==0); /* return TRUE if console should be overwritten */
  681. }
  682. /************************************************************************
  683. * Print MIP405 Info
  684. ************************************************************************/
  685. void print_mip405_info (void)
  686. {
  687. unsigned char part, vers, cfg, irq_reg, com_mode, ext;
  688. part = in8 (PLD_PART_REG);
  689. vers = in8 (PLD_VERS_REG);
  690. cfg = in8 (PLD_BOARD_CFG_REG);
  691. irq_reg = in8 (PLD_IRQ_REG);
  692. com_mode = in8 (PLD_COM_MODE_REG);
  693. ext = in8 (PLD_EXT_CONF_REG);
  694. printf ("PLD Part %d version %d\n", part & 0x7F, vers);
  695. printf ("Board Revision %c\n", ((cfg >> 4) & 0xf) + 'A');
  696. printf ("Population Options %d %d %d %d\n", (cfg) & 0x1,
  697. (cfg >> 1) & 0x1, (cfg >> 2) & 0x1, (cfg >> 3) & 0x1);
  698. printf ("User LED %s\n", (com_mode & 0x4) ? "on" : "off");
  699. printf ("UART Clocks %d\n", (com_mode >> 4) & 0x3);
  700. #if !defined(CONFIG_MIP405T)
  701. printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
  702. (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
  703. (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
  704. (ext >> 6) & 0x1, (ext >> 7) & 0x1);
  705. printf ("SER1 uses handshakes %s\n",
  706. (ext & 0x80) ? "DTR/DSR" : "RTS/CTS");
  707. #else
  708. printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
  709. (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
  710. (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
  711. (ext >> 6) & 0x1,(ext >> 7) & 0x1);
  712. #endif
  713. printf ("IDE Reset %s\n", (ext & 0x01) ? "asserted" : "not asserted");
  714. printf ("IRQs:\n");
  715. printf (" PIIX INTR: %s\n", (irq_reg & 0x80) ? "inactive" : "active");
  716. #if !defined(CONFIG_MIP405T)
  717. printf (" UART0 IRQ: %s\n", (irq_reg & 0x40) ? "inactive" : "active");
  718. printf (" UART1 IRQ: %s\n", (irq_reg & 0x20) ? "inactive" : "active");
  719. #endif
  720. printf (" PIIX SMI: %s\n", (irq_reg & 0x10) ? "inactive" : "active");
  721. printf (" PIIX INIT: %s\n", (irq_reg & 0x8) ? "inactive" : "active");
  722. printf (" PIIX NMI: %s\n", (irq_reg & 0x4) ? "inactive" : "active");
  723. }