sbc8349.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * sbc8349.c -- WindRiver SBC8349 board support.
  3. * Copyright (c) 2006-2007 Wind River Systems, Inc.
  4. *
  5. * Paul Gortmaker <paul.gortmaker@windriver.com>
  6. * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. *
  26. */
  27. #include <common.h>
  28. #include <ioports.h>
  29. #include <mpc83xx.h>
  30. #include <asm/mpc8349_pci.h>
  31. #include <i2c.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #if defined(CONFIG_SPD_EEPROM)
  35. #include <spd_sdram.h>
  36. #endif
  37. #if defined(CONFIG_OF_FLAT_TREE)
  38. #include <ft_build.h>
  39. #endif
  40. int fixed_sdram(void);
  41. void sdram_init(void);
  42. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  43. void ddr_enable_ecc(unsigned int dram_size);
  44. #endif
  45. #ifdef CONFIG_BOARD_EARLY_INIT_F
  46. int board_early_init_f (void)
  47. {
  48. return 0;
  49. }
  50. #endif
  51. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  52. long int initdram (int board_type)
  53. {
  54. volatile immap_t *im = (immap_t *)CFG_IMMR;
  55. u32 msize = 0;
  56. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  57. return -1;
  58. /* DDR SDRAM - Main SODIMM */
  59. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  60. #if defined(CONFIG_SPD_EEPROM)
  61. msize = spd_sdram();
  62. #else
  63. msize = fixed_sdram();
  64. #endif
  65. /*
  66. * Initialize SDRAM if it is on local bus.
  67. */
  68. sdram_init();
  69. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  70. /*
  71. * Initialize and enable DDR ECC.
  72. */
  73. ddr_enable_ecc(msize * 1024 * 1024);
  74. #endif
  75. /* return total bus SDRAM size(bytes) -- DDR */
  76. return (msize * 1024 * 1024);
  77. }
  78. #if !defined(CONFIG_SPD_EEPROM)
  79. /*************************************************************************
  80. * fixed sdram init -- doesn't use serial presence detect.
  81. ************************************************************************/
  82. int fixed_sdram(void)
  83. {
  84. volatile immap_t *im = (immap_t *)CFG_IMMR;
  85. u32 msize = 0;
  86. u32 ddr_size;
  87. u32 ddr_size_log2;
  88. msize = CFG_DDR_SIZE;
  89. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  90. (ddr_size > 1);
  91. ddr_size = ddr_size>>1, ddr_size_log2++) {
  92. if (ddr_size & 1) {
  93. return -1;
  94. }
  95. }
  96. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  97. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  98. #if (CFG_DDR_SIZE != 256)
  99. #warning Currently any ddr size other than 256 is not supported
  100. #endif
  101. im->ddr.csbnds[2].csbnds = 0x0000000f;
  102. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  103. /* currently we use only one CS, so disable the other banks */
  104. im->ddr.cs_config[0] = 0;
  105. im->ddr.cs_config[1] = 0;
  106. im->ddr.cs_config[3] = 0;
  107. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  108. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  109. im->ddr.sdram_cfg =
  110. SDRAM_CFG_SREN
  111. #if defined(CONFIG_DDR_2T_TIMING)
  112. | SDRAM_CFG_2T_EN
  113. #endif
  114. | SDRAM_CFG_SDRAM_TYPE_DDR1;
  115. #if defined (CONFIG_DDR_32BIT)
  116. /* for 32-bit mode burst length is 8 */
  117. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  118. #endif
  119. im->ddr.sdram_mode = CFG_DDR_MODE;
  120. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  121. udelay(200);
  122. /* enable DDR controller */
  123. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  124. return msize;
  125. }
  126. #endif/*!CFG_SPD_EEPROM*/
  127. int checkboard (void)
  128. {
  129. puts("Board: Wind River SBC834x\n");
  130. return 0;
  131. }
  132. /*
  133. * if board is fitted with SDRAM
  134. */
  135. #if defined(CFG_BR2_PRELIM) \
  136. && defined(CFG_OR2_PRELIM) \
  137. && defined(CFG_LBLAWBAR2_PRELIM) \
  138. && defined(CFG_LBLAWAR2_PRELIM)
  139. /*
  140. * Initialize SDRAM memory on the Local Bus.
  141. */
  142. void sdram_init(void)
  143. {
  144. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  145. volatile lbus83xx_t *lbc= &immap->lbus;
  146. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  147. puts("\n SDRAM on Local Bus: ");
  148. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  149. /*
  150. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  151. */
  152. /* setup mtrpt, lsrt and lbcr for LB bus */
  153. lbc->lbcr = CFG_LBC_LBCR;
  154. lbc->mrtpr = CFG_LBC_MRTPR;
  155. lbc->lsrt = CFG_LBC_LSRT;
  156. asm("sync");
  157. /*
  158. * Configure the SDRAM controller Machine Mode Register.
  159. */
  160. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  161. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  162. asm("sync");
  163. *sdram_addr = 0xff;
  164. udelay(100);
  165. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  166. asm("sync");
  167. /*1 times*/
  168. *sdram_addr = 0xff;
  169. udelay(100);
  170. /*2 times*/
  171. *sdram_addr = 0xff;
  172. udelay(100);
  173. /*3 times*/
  174. *sdram_addr = 0xff;
  175. udelay(100);
  176. /*4 times*/
  177. *sdram_addr = 0xff;
  178. udelay(100);
  179. /*5 times*/
  180. *sdram_addr = 0xff;
  181. udelay(100);
  182. /*6 times*/
  183. *sdram_addr = 0xff;
  184. udelay(100);
  185. /*7 times*/
  186. *sdram_addr = 0xff;
  187. udelay(100);
  188. /*8 times*/
  189. *sdram_addr = 0xff;
  190. udelay(100);
  191. /* 0x58636733; mode register write operation */
  192. lbc->lsdmr = CFG_LBC_LSDMR_4;
  193. asm("sync");
  194. *sdram_addr = 0xff;
  195. udelay(100);
  196. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  197. asm("sync");
  198. *sdram_addr = 0xff;
  199. udelay(100);
  200. }
  201. #else
  202. void sdram_init(void)
  203. {
  204. puts(" SDRAM on Local Bus: Disabled in config\n");
  205. }
  206. #endif
  207. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  208. void
  209. ft_board_setup(void *blob, bd_t *bd)
  210. {
  211. u32 *p;
  212. int len;
  213. #ifdef CONFIG_PCI
  214. ft_pci_setup(blob, bd);
  215. #endif
  216. ft_cpu_setup(blob, bd);
  217. p = ft_get_prop(blob, "/memory/reg", &len);
  218. if (p != NULL) {
  219. *p++ = cpu_to_be32(bd->bi_memstart);
  220. *p = cpu_to_be32(bd->bi_memsize);
  221. }
  222. }
  223. #endif