speed.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc_asm.tmpl>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define ONE_BILLION 1000000000
  29. #ifdef DEBUG
  30. #define DEBUGF(fmt,args...) printf(fmt ,##args)
  31. #else
  32. #define DEBUGF(fmt,args...)
  33. #endif
  34. #if defined(CONFIG_405GP) || defined(CONFIG_405CR)
  35. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  36. {
  37. unsigned long pllmr;
  38. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  39. uint pvr = get_pvr();
  40. unsigned long psr;
  41. unsigned long m;
  42. /*
  43. * Read PLL Mode register
  44. */
  45. pllmr = mfdcr (pllmd);
  46. /*
  47. * Read Pin Strapping register
  48. */
  49. psr = mfdcr (strap);
  50. /*
  51. * Determine FWD_DIV.
  52. */
  53. sysInfo->pllFwdDiv = 8 - ((pllmr & PLLMR_FWD_DIV_MASK) >> 29);
  54. /*
  55. * Determine FBK_DIV.
  56. */
  57. sysInfo->pllFbkDiv = ((pllmr & PLLMR_FB_DIV_MASK) >> 25);
  58. if (sysInfo->pllFbkDiv == 0) {
  59. sysInfo->pllFbkDiv = 16;
  60. }
  61. /*
  62. * Determine PLB_DIV.
  63. */
  64. sysInfo->pllPlbDiv = ((pllmr & PLLMR_CPU_TO_PLB_MASK) >> 17) + 1;
  65. /*
  66. * Determine PCI_DIV.
  67. */
  68. sysInfo->pllPciDiv = ((pllmr & PLLMR_PCI_TO_PLB_MASK) >> 13) + 1;
  69. /*
  70. * Determine EXTBUS_DIV.
  71. */
  72. sysInfo->pllExtBusDiv = ((pllmr & PLLMR_EXB_TO_PLB_MASK) >> 11) + 2;
  73. /*
  74. * Determine OPB_DIV.
  75. */
  76. sysInfo->pllOpbDiv = ((pllmr & PLLMR_OPB_TO_PLB_MASK) >> 15) + 1;
  77. /*
  78. * Check if PPC405GPr used (mask minor revision field)
  79. */
  80. if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) {
  81. /*
  82. * Determine FWD_DIV B (only PPC405GPr with new mode strapping).
  83. */
  84. sysInfo->pllFwdDivB = 8 - (pllmr & PLLMR_FWDB_DIV_MASK);
  85. /*
  86. * Determine factor m depending on PLL feedback clock source
  87. */
  88. if (!(psr & PSR_PCI_ASYNC_EN)) {
  89. if (psr & PSR_NEW_MODE_EN) {
  90. /*
  91. * sync pci clock used as feedback (new mode)
  92. */
  93. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllPciDiv;
  94. } else {
  95. /*
  96. * sync pci clock used as feedback (legacy mode)
  97. */
  98. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllPciDiv;
  99. }
  100. } else if (psr & PSR_NEW_MODE_EN) {
  101. if (psr & PSR_PERCLK_SYNC_MODE_EN) {
  102. /*
  103. * PerClk used as feedback (new mode)
  104. */
  105. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllExtBusDiv;
  106. } else {
  107. /*
  108. * CPU clock used as feedback (new mode)
  109. */
  110. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  111. }
  112. } else if (sysInfo->pllExtBusDiv == sysInfo->pllFbkDiv) {
  113. /*
  114. * PerClk used as feedback (legacy mode)
  115. */
  116. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllExtBusDiv;
  117. } else {
  118. /*
  119. * PLB clock used as feedback (legacy mode)
  120. */
  121. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv;
  122. }
  123. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  124. (unsigned long long)sysClkPeriodPs;
  125. sysInfo->freqProcessor = sysInfo->freqVCOHz / sysInfo->pllFwdDiv;
  126. sysInfo->freqPLB = sysInfo->freqVCOHz / (sysInfo->pllFwdDivB * sysInfo->pllPlbDiv);
  127. } else {
  128. /*
  129. * Check pllFwdDiv to see if running in bypass mode where the CPU speed
  130. * is equal to the 405GP SYS_CLK_FREQ. If not in bypass mode, check VCO
  131. * to make sure it is within the proper range.
  132. * spec: VCO = SYS_CLOCK x FBKDIV x PLBDIV x FWDDIV
  133. * Note freqVCO is calculated in Mhz to avoid errors introduced by rounding.
  134. */
  135. if (sysInfo->pllFwdDiv == 1) {
  136. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ;
  137. sysInfo->freqPLB = CONFIG_SYS_CLK_FREQ / sysInfo->pllPlbDiv;
  138. } else {
  139. sysInfo->freqVCOHz = ( 1000000000000LL *
  140. (unsigned long long)sysInfo->pllFwdDiv *
  141. (unsigned long long)sysInfo->pllFbkDiv *
  142. (unsigned long long)sysInfo->pllPlbDiv
  143. ) / (unsigned long long)sysClkPeriodPs;
  144. sysInfo->freqPLB = (ONE_BILLION / ((sysClkPeriodPs * 10) /
  145. sysInfo->pllFbkDiv)) * 10000;
  146. sysInfo->freqProcessor = sysInfo->freqPLB * sysInfo->pllPlbDiv;
  147. }
  148. }
  149. }
  150. /********************************************
  151. * get_OPB_freq
  152. * return OPB bus freq in Hz
  153. *********************************************/
  154. ulong get_OPB_freq (void)
  155. {
  156. ulong val = 0;
  157. PPC405_SYS_INFO sys_info;
  158. get_sys_info (&sys_info);
  159. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  160. return val;
  161. }
  162. /********************************************
  163. * get_PCI_freq
  164. * return PCI bus freq in Hz
  165. *********************************************/
  166. ulong get_PCI_freq (void)
  167. {
  168. ulong val;
  169. PPC405_SYS_INFO sys_info;
  170. get_sys_info (&sys_info);
  171. val = sys_info.freqPLB / sys_info.pllPciDiv;
  172. return val;
  173. }
  174. #elif defined(CONFIG_440)
  175. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  176. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  177. void get_sys_info (sys_info_t *sysInfo)
  178. {
  179. unsigned long temp;
  180. unsigned long reg;
  181. unsigned long lfdiv;
  182. unsigned long m;
  183. unsigned long prbdv0;
  184. /*
  185. WARNING: ASSUMES the following:
  186. ENG=1
  187. PRADV0=1
  188. PRBDV0=1
  189. */
  190. /* Decode CPR0_PLLD0 for divisors */
  191. mfclk(clk_plld, reg);
  192. temp = (reg & PLLD_FWDVA_MASK) >> 16;
  193. sysInfo->pllFwdDivA = temp ? temp : 16;
  194. temp = (reg & PLLD_FWDVB_MASK) >> 8;
  195. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  196. temp = (reg & PLLD_FBDV_MASK) >> 24;
  197. sysInfo->pllFbkDiv = temp ? temp : 32;
  198. lfdiv = reg & PLLD_LFBDV_MASK;
  199. mfclk(clk_opbd, reg);
  200. temp = (reg & OPBDDV_MASK) >> 24;
  201. sysInfo->pllOpbDiv = temp ? temp : 4;
  202. mfclk(clk_perd, reg);
  203. temp = (reg & PERDV_MASK) >> 24;
  204. sysInfo->pllExtBusDiv = temp ? temp : 8;
  205. mfclk(clk_primbd, reg);
  206. temp = (reg & PRBDV_MASK) >> 24;
  207. prbdv0 = temp ? temp : 8;
  208. mfclk(clk_spcid, reg);
  209. temp = (reg & SPCID_MASK) >> 24;
  210. sysInfo->pllPciDiv = temp ? temp : 4;
  211. /* Calculate 'M' based on feedback source */
  212. mfsdr(sdr_sdstp0, reg);
  213. temp = (reg & PLLSYS0_SEL_MASK) >> 27;
  214. if (temp == 0) { /* PLL output */
  215. /* Figure which pll to use */
  216. mfclk(clk_pllc, reg);
  217. temp = (reg & PLLC_SRC_MASK) >> 29;
  218. if (!temp) /* PLLOUTA */
  219. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  220. else /* PLLOUTB */
  221. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  222. }
  223. else if (temp == 1) /* CPU output */
  224. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  225. else /* PerClk */
  226. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  227. /* Now calculate the individual clocks */
  228. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  229. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  230. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  231. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  232. sysInfo->freqEPB = sysInfo->freqPLB/sysInfo->pllExtBusDiv;
  233. sysInfo->freqPCI = sysInfo->freqPLB/sysInfo->pllPciDiv;
  234. /* Figure which timer source to use */
  235. if (mfspr(ccr1) & 0x0080) { /* External Clock, assume same as SYS_CLK */
  236. temp = sysInfo->freqProcessor / 2; /* Max extern clock speed */
  237. if (CONFIG_SYS_CLK_FREQ > temp)
  238. sysInfo->freqTmrClk = temp;
  239. else
  240. sysInfo->freqTmrClk = CONFIG_SYS_CLK_FREQ;
  241. }
  242. else /* Internal clock */
  243. sysInfo->freqTmrClk = sysInfo->freqProcessor;
  244. }
  245. /********************************************
  246. * get_PCI_freq
  247. * return PCI bus freq in Hz
  248. *********************************************/
  249. ulong get_PCI_freq (void)
  250. {
  251. sys_info_t sys_info;
  252. get_sys_info (&sys_info);
  253. return sys_info.freqPCI;
  254. }
  255. #elif !defined(CONFIG_440GX) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  256. void get_sys_info (sys_info_t * sysInfo)
  257. {
  258. unsigned long strp0;
  259. unsigned long temp;
  260. unsigned long m;
  261. /* Extract configured divisors */
  262. strp0 = mfdcr( cpc0_strp0 );
  263. sysInfo->pllFwdDivA = 8 - ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 15);
  264. sysInfo->pllFwdDivB = 8 - ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 12);
  265. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 18;
  266. sysInfo->pllFbkDiv = temp ? temp : 16;
  267. sysInfo->pllOpbDiv = 1 + ((strp0 & PLLSYS0_OPB_DIV_MASK) >> 10);
  268. sysInfo->pllExtBusDiv = 1 + ((strp0 & PLLSYS0_EPB_DIV_MASK) >> 8);
  269. /* Calculate 'M' based on feedback source */
  270. if( strp0 & PLLSYS0_EXTSL_MASK )
  271. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  272. else
  273. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  274. /* Now calculate the individual clocks */
  275. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  276. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  277. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB;
  278. if( get_pvr() == PVR_440GP_RB ) /* Rev B divs an extra 2 -- geez! */
  279. sysInfo->freqPLB >>= 1;
  280. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  281. sysInfo->freqEPB = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  282. }
  283. #else
  284. void get_sys_info (sys_info_t * sysInfo)
  285. {
  286. unsigned long strp0;
  287. unsigned long strp1;
  288. unsigned long temp;
  289. unsigned long temp1;
  290. unsigned long lfdiv;
  291. unsigned long m;
  292. unsigned long prbdv0;
  293. #if defined(CONFIG_YUCCA)
  294. unsigned long sys_freq;
  295. unsigned long sys_per=0;
  296. unsigned long msr;
  297. unsigned long pci_clock_per;
  298. unsigned long sdr_ddrpll;
  299. /*-------------------------------------------------------------------------+
  300. | Get the system clock period.
  301. +-------------------------------------------------------------------------*/
  302. sys_per = determine_sysper();
  303. msr = (mfmsr () & ~(MSR_EE)); /* disable interrupts */
  304. /*-------------------------------------------------------------------------+
  305. | Calculate the system clock speed from the period.
  306. +-------------------------------------------------------------------------*/
  307. sys_freq = (ONE_BILLION / sys_per) * 1000;
  308. #endif
  309. /* Extract configured divisors */
  310. mfsdr( sdr_sdstp0,strp0 );
  311. mfsdr( sdr_sdstp1,strp1 );
  312. temp = ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 8);
  313. sysInfo->pllFwdDivA = temp ? temp : 16 ;
  314. temp = ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 5);
  315. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  316. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 12;
  317. sysInfo->pllFbkDiv = temp ? temp : 32;
  318. temp = (strp0 & PLLSYS0_OPB_DIV_MASK);
  319. sysInfo->pllOpbDiv = temp ? temp : 4;
  320. temp = (strp1 & PLLSYS1_PERCLK_DIV_MASK) >> 24;
  321. sysInfo->pllExtBusDiv = temp ? temp : 4;
  322. prbdv0 = (strp0 >> 2) & 0x7;
  323. /* Calculate 'M' based on feedback source */
  324. temp = (strp0 & PLLSYS0_SEL_MASK) >> 27;
  325. temp1 = (strp1 & PLLSYS1_LF_DIV_MASK) >> 26;
  326. lfdiv = temp1 ? temp1 : 64;
  327. if (temp == 0) { /* PLL output */
  328. /* Figure which pll to use */
  329. temp = (strp0 & PLLSYS0_SRC_MASK) >> 30;
  330. if (!temp)
  331. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  332. else
  333. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  334. }
  335. else if (temp == 1) /* CPU output */
  336. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  337. else /* PerClk */
  338. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  339. /* Now calculate the individual clocks */
  340. #if defined(CONFIG_YUCCA)
  341. sysInfo->freqVCOMhz = (m * sys_freq) ;
  342. #else
  343. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m >> 1);
  344. #endif
  345. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  346. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  347. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  348. sysInfo->freqEPB = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  349. #if defined(CONFIG_YUCCA)
  350. /* Determine PCI Clock Period */
  351. pci_clock_per = determine_pci_clock_per();
  352. sysInfo->freqPCI = (ONE_BILLION/pci_clock_per) * 1000;
  353. mfsdr(sdr_ddr0, sdr_ddrpll);
  354. sysInfo->freqDDR = ((sysInfo->freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  355. #endif
  356. }
  357. #endif
  358. #if defined(CONFIG_YUCCA)
  359. unsigned long determine_sysper(void)
  360. {
  361. unsigned int fpga_clocking_reg;
  362. unsigned int master_clock_selection;
  363. unsigned long master_clock_per = 0;
  364. unsigned long fb_div_selection;
  365. unsigned int vco_div_reg_value;
  366. unsigned long vco_div_selection;
  367. unsigned long sys_per = 0;
  368. int extClkVal;
  369. /*-------------------------------------------------------------------------+
  370. | Read FPGA reg 0 and reg 1 to get FPGA reg information
  371. +-------------------------------------------------------------------------*/
  372. fpga_clocking_reg = in16(FPGA_REG16);
  373. /* Determine Master Clock Source Selection */
  374. master_clock_selection = fpga_clocking_reg & FPGA_REG16_MASTER_CLK_MASK;
  375. switch(master_clock_selection) {
  376. case FPGA_REG16_MASTER_CLK_66_66:
  377. master_clock_per = PERIOD_66_66MHZ;
  378. break;
  379. case FPGA_REG16_MASTER_CLK_50:
  380. master_clock_per = PERIOD_50_00MHZ;
  381. break;
  382. case FPGA_REG16_MASTER_CLK_33_33:
  383. master_clock_per = PERIOD_33_33MHZ;
  384. break;
  385. case FPGA_REG16_MASTER_CLK_25:
  386. master_clock_per = PERIOD_25_00MHZ;
  387. break;
  388. case FPGA_REG16_MASTER_CLK_EXT:
  389. if ((extClkVal==EXTCLK_33_33)
  390. && (extClkVal==EXTCLK_50)
  391. && (extClkVal==EXTCLK_66_66)
  392. && (extClkVal==EXTCLK_83)) {
  393. /* calculate master clock period from external clock value */
  394. master_clock_per=(ONE_BILLION/extClkVal) * 1000;
  395. } else {
  396. /* Unsupported */
  397. DEBUGF ("%s[%d] *** master clock selection failed ***\n", __FUNCTION__,__LINE__);
  398. hang();
  399. }
  400. break;
  401. default:
  402. /* Unsupported */
  403. DEBUGF ("%s[%d] *** master clock selection failed ***\n", __FUNCTION__,__LINE__);
  404. hang();
  405. break;
  406. }
  407. /* Determine FB divisors values */
  408. if ((fpga_clocking_reg & FPGA_REG16_FB1_DIV_MASK) == FPGA_REG16_FB1_DIV_LOW) {
  409. if ((fpga_clocking_reg & FPGA_REG16_FB2_DIV_MASK) == FPGA_REG16_FB2_DIV_LOW)
  410. fb_div_selection = FPGA_FB_DIV_6;
  411. else
  412. fb_div_selection = FPGA_FB_DIV_12;
  413. } else {
  414. if ((fpga_clocking_reg & FPGA_REG16_FB2_DIV_MASK) == FPGA_REG16_FB2_DIV_LOW)
  415. fb_div_selection = FPGA_FB_DIV_10;
  416. else
  417. fb_div_selection = FPGA_FB_DIV_20;
  418. }
  419. /* Determine VCO divisors values */
  420. vco_div_reg_value = fpga_clocking_reg & FPGA_REG16_VCO_DIV_MASK;
  421. switch(vco_div_reg_value) {
  422. case FPGA_REG16_VCO_DIV_4:
  423. vco_div_selection = FPGA_VCO_DIV_4;
  424. break;
  425. case FPGA_REG16_VCO_DIV_6:
  426. vco_div_selection = FPGA_VCO_DIV_6;
  427. break;
  428. case FPGA_REG16_VCO_DIV_8:
  429. vco_div_selection = FPGA_VCO_DIV_8;
  430. break;
  431. case FPGA_REG16_VCO_DIV_10:
  432. default:
  433. vco_div_selection = FPGA_VCO_DIV_10;
  434. break;
  435. }
  436. if (master_clock_selection == FPGA_REG16_MASTER_CLK_EXT) {
  437. switch(master_clock_per) {
  438. case PERIOD_25_00MHZ:
  439. if (fb_div_selection == FPGA_FB_DIV_12) {
  440. if (vco_div_selection == FPGA_VCO_DIV_4)
  441. sys_per = PERIOD_75_00MHZ;
  442. if (vco_div_selection == FPGA_VCO_DIV_6)
  443. sys_per = PERIOD_50_00MHZ;
  444. }
  445. break;
  446. case PERIOD_33_33MHZ:
  447. if (fb_div_selection == FPGA_FB_DIV_6) {
  448. if (vco_div_selection == FPGA_VCO_DIV_4)
  449. sys_per = PERIOD_50_00MHZ;
  450. if (vco_div_selection == FPGA_VCO_DIV_6)
  451. sys_per = PERIOD_33_33MHZ;
  452. }
  453. if (fb_div_selection == FPGA_FB_DIV_10) {
  454. if (vco_div_selection == FPGA_VCO_DIV_4)
  455. sys_per = PERIOD_83_33MHZ;
  456. if (vco_div_selection == FPGA_VCO_DIV_10)
  457. sys_per = PERIOD_33_33MHZ;
  458. }
  459. if (fb_div_selection == FPGA_FB_DIV_12) {
  460. if (vco_div_selection == FPGA_VCO_DIV_4)
  461. sys_per = PERIOD_100_00MHZ;
  462. if (vco_div_selection == FPGA_VCO_DIV_6)
  463. sys_per = PERIOD_66_66MHZ;
  464. if (vco_div_selection == FPGA_VCO_DIV_8)
  465. sys_per = PERIOD_50_00MHZ;
  466. }
  467. break;
  468. case PERIOD_50_00MHZ:
  469. if (fb_div_selection == FPGA_FB_DIV_6) {
  470. if (vco_div_selection == FPGA_VCO_DIV_4)
  471. sys_per = PERIOD_75_00MHZ;
  472. if (vco_div_selection == FPGA_VCO_DIV_6)
  473. sys_per = PERIOD_50_00MHZ;
  474. }
  475. if (fb_div_selection == FPGA_FB_DIV_10) {
  476. if (vco_div_selection == FPGA_VCO_DIV_6)
  477. sys_per = PERIOD_83_33MHZ;
  478. if (vco_div_selection == FPGA_VCO_DIV_10)
  479. sys_per = PERIOD_50_00MHZ;
  480. }
  481. if (fb_div_selection == FPGA_FB_DIV_12) {
  482. if (vco_div_selection == FPGA_VCO_DIV_6)
  483. sys_per = PERIOD_100_00MHZ;
  484. if (vco_div_selection == FPGA_VCO_DIV_8)
  485. sys_per = PERIOD_75_00MHZ;
  486. }
  487. break;
  488. case PERIOD_66_66MHZ:
  489. if (fb_div_selection == FPGA_FB_DIV_6) {
  490. if (vco_div_selection == FPGA_VCO_DIV_4)
  491. sys_per = PERIOD_100_00MHZ;
  492. if (vco_div_selection == FPGA_VCO_DIV_6)
  493. sys_per = PERIOD_66_66MHZ;
  494. if (vco_div_selection == FPGA_VCO_DIV_8)
  495. sys_per = PERIOD_50_00MHZ;
  496. }
  497. if (fb_div_selection == FPGA_FB_DIV_10) {
  498. if (vco_div_selection == FPGA_VCO_DIV_8)
  499. sys_per = PERIOD_83_33MHZ;
  500. if (vco_div_selection == FPGA_VCO_DIV_10)
  501. sys_per = PERIOD_66_66MHZ;
  502. }
  503. if (fb_div_selection == FPGA_FB_DIV_12) {
  504. if (vco_div_selection == FPGA_VCO_DIV_8)
  505. sys_per = PERIOD_100_00MHZ;
  506. }
  507. break;
  508. default:
  509. break;
  510. }
  511. if (sys_per == 0) {
  512. /* Other combinations are not supported */
  513. DEBUGF ("%s[%d] *** sys period compute failed ***\n", __FUNCTION__,__LINE__);
  514. hang();
  515. }
  516. } else {
  517. /* calcul system clock without cheking */
  518. /* if engineering option clock no check is selected */
  519. /* sys_per = master_clock_per * vco_div_selection / fb_div_selection */
  520. sys_per = (master_clock_per/fb_div_selection) * vco_div_selection;
  521. }
  522. return(sys_per);
  523. }
  524. /*-------------------------------------------------------------------------+
  525. | determine_pci_clock_per.
  526. +-------------------------------------------------------------------------*/
  527. unsigned long determine_pci_clock_per(void)
  528. {
  529. unsigned long pci_clock_selection, pci_period;
  530. /*-------------------------------------------------------------------------+
  531. | Read FPGA reg 6 to get PCI 0 FPGA reg information
  532. +-------------------------------------------------------------------------*/
  533. pci_clock_selection = in16(FPGA_REG16); /* was reg6 averifier */
  534. pci_clock_selection = pci_clock_selection & FPGA_REG16_PCI0_CLK_MASK;
  535. switch (pci_clock_selection) {
  536. case FPGA_REG16_PCI0_CLK_133_33:
  537. pci_period = PERIOD_133_33MHZ;
  538. break;
  539. case FPGA_REG16_PCI0_CLK_100:
  540. pci_period = PERIOD_100_00MHZ;
  541. break;
  542. case FPGA_REG16_PCI0_CLK_66_66:
  543. pci_period = PERIOD_66_66MHZ;
  544. break;
  545. default:
  546. pci_period = PERIOD_33_33MHZ;;
  547. break;
  548. }
  549. return(pci_period);
  550. }
  551. #endif
  552. ulong get_OPB_freq (void)
  553. {
  554. sys_info_t sys_info;
  555. get_sys_info (&sys_info);
  556. return sys_info.freqOPB;
  557. }
  558. #elif defined(CONFIG_XILINX_ML300)
  559. extern void get_sys_info (sys_info_t * sysInfo);
  560. extern ulong get_PCI_freq (void);
  561. #elif defined(CONFIG_AP1000)
  562. void get_sys_info (sys_info_t * sysInfo) {
  563. sysInfo->freqProcessor = 240 * 1000 * 1000;
  564. sysInfo->freqPLB = 80 * 1000 * 1000;
  565. sysInfo->freqPCI = 33 * 1000 * 1000;
  566. }
  567. #elif defined(CONFIG_405)
  568. void get_sys_info (sys_info_t * sysInfo) {
  569. sysInfo->freqVCOMhz=3125000;
  570. sysInfo->freqProcessor=12*1000*1000;
  571. sysInfo->freqPLB=50*1000*1000;
  572. sysInfo->freqPCI=66*1000*1000;
  573. }
  574. #elif defined(CONFIG_405EP)
  575. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  576. {
  577. unsigned long pllmr0;
  578. unsigned long pllmr1;
  579. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  580. unsigned long m;
  581. unsigned long pllmr0_ccdv;
  582. /*
  583. * Read PLL Mode registers
  584. */
  585. pllmr0 = mfdcr (cpc0_pllmr0);
  586. pllmr1 = mfdcr (cpc0_pllmr1);
  587. /*
  588. * Determine forward divider A
  589. */
  590. sysInfo->pllFwdDiv = 8 - ((pllmr1 & PLLMR1_FWDVA_MASK) >> 16);
  591. /*
  592. * Determine forward divider B (should be equal to A)
  593. */
  594. sysInfo->pllFwdDivB = 8 - ((pllmr1 & PLLMR1_FWDVB_MASK) >> 12);
  595. /*
  596. * Determine FBK_DIV.
  597. */
  598. sysInfo->pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  599. if (sysInfo->pllFbkDiv == 0) {
  600. sysInfo->pllFbkDiv = 16;
  601. }
  602. /*
  603. * Determine PLB_DIV.
  604. */
  605. sysInfo->pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  606. /*
  607. * Determine PCI_DIV.
  608. */
  609. sysInfo->pllPciDiv = (pllmr0 & PLLMR0_PCI_TO_PLB_MASK) + 1;
  610. /*
  611. * Determine EXTBUS_DIV.
  612. */
  613. sysInfo->pllExtBusDiv = ((pllmr0 & PLLMR0_EXB_TO_PLB_MASK) >> 8) + 2;
  614. /*
  615. * Determine OPB_DIV.
  616. */
  617. sysInfo->pllOpbDiv = ((pllmr0 & PLLMR0_OPB_TO_PLB_MASK) >> 12) + 1;
  618. /*
  619. * Determine the M factor
  620. */
  621. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  622. /*
  623. * Determine VCO clock frequency
  624. */
  625. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  626. (unsigned long long)sysClkPeriodPs;
  627. /*
  628. * Determine CPU clock frequency
  629. */
  630. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  631. if (pllmr1 & PLLMR1_SSCS_MASK) {
  632. /*
  633. * This is true if FWDVA == FWDVB:
  634. * sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv)
  635. * / pllmr0_ccdv;
  636. */
  637. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv * sysInfo->pllFwdDivB)
  638. / sysInfo->pllFwdDiv / pllmr0_ccdv;
  639. } else {
  640. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  641. }
  642. /*
  643. * Determine PLB clock frequency
  644. */
  645. sysInfo->freqPLB = sysInfo->freqProcessor / sysInfo->pllPlbDiv;
  646. }
  647. /********************************************
  648. * get_OPB_freq
  649. * return OPB bus freq in Hz
  650. *********************************************/
  651. ulong get_OPB_freq (void)
  652. {
  653. ulong val = 0;
  654. PPC405_SYS_INFO sys_info;
  655. get_sys_info (&sys_info);
  656. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  657. return val;
  658. }
  659. /********************************************
  660. * get_PCI_freq
  661. * return PCI bus freq in Hz
  662. *********************************************/
  663. ulong get_PCI_freq (void)
  664. {
  665. ulong val;
  666. PPC405_SYS_INFO sys_info;
  667. get_sys_info (&sys_info);
  668. val = sys_info.freqPLB / sys_info.pllPciDiv;
  669. return val;
  670. }
  671. #elif defined(CONFIG_405EZ)
  672. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  673. {
  674. unsigned long cpr_plld;
  675. unsigned long cpr_pllc;
  676. unsigned long cpr_primad;
  677. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ/1000);
  678. unsigned long primad_cpudv;
  679. unsigned long m;
  680. /*
  681. * Read PLL Mode registers
  682. */
  683. mfcpr(cprplld, cpr_plld);
  684. mfcpr(cprpllc, cpr_pllc);
  685. /*
  686. * Determine forward divider A
  687. */
  688. sysInfo->pllFwdDiv = ((cpr_plld & PLLD_FWDVA_MASK) >> 16);
  689. /*
  690. * Determine forward divider B
  691. */
  692. sysInfo->pllFwdDivB = ((cpr_plld & PLLD_FWDVB_MASK) >> 8);
  693. if (sysInfo->pllFwdDivB == 0)
  694. sysInfo->pllFwdDivB = 8;
  695. /*
  696. * Determine FBK_DIV.
  697. */
  698. sysInfo->pllFbkDiv = ((cpr_plld & PLLD_FBDV_MASK) >> 24);
  699. if (sysInfo->pllFbkDiv == 0)
  700. sysInfo->pllFbkDiv = 256;
  701. /*
  702. * Read CPR_PRIMAD register
  703. */
  704. mfcpr(cprprimad, cpr_primad);
  705. /*
  706. * Determine PLB_DIV.
  707. */
  708. sysInfo->pllPlbDiv = ((cpr_primad & PRIMAD_PLBDV_MASK) >> 16);
  709. if (sysInfo->pllPlbDiv == 0)
  710. sysInfo->pllPlbDiv = 16;
  711. /*
  712. * Determine EXTBUS_DIV.
  713. */
  714. sysInfo->pllExtBusDiv = (cpr_primad & PRIMAD_EBCDV_MASK);
  715. if (sysInfo->pllExtBusDiv == 0)
  716. sysInfo->pllExtBusDiv = 16;
  717. /*
  718. * Determine OPB_DIV.
  719. */
  720. sysInfo->pllOpbDiv = ((cpr_primad & PRIMAD_OPBDV_MASK) >> 8);
  721. if (sysInfo->pllOpbDiv == 0)
  722. sysInfo->pllOpbDiv = 16;
  723. /*
  724. * Determine the M factor
  725. */
  726. if (cpr_pllc & PLLC_SRC_MASK)
  727. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  728. else
  729. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  730. /*
  731. * Determine VCO clock frequency
  732. */
  733. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  734. (unsigned long long)sysClkPeriodPs;
  735. /*
  736. * Determine CPU clock frequency
  737. */
  738. primad_cpudv = ((cpr_primad & PRIMAD_CPUDV_MASK) >> 24);
  739. if (primad_cpudv == 0)
  740. primad_cpudv = 16;
  741. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * m) /
  742. sysInfo->pllFwdDiv / primad_cpudv;
  743. /*
  744. * Determine PLB clock frequency
  745. */
  746. sysInfo->freqPLB = (CONFIG_SYS_CLK_FREQ * m) /
  747. sysInfo->pllFwdDiv / sysInfo->pllPlbDiv;
  748. }
  749. /********************************************
  750. * get_OPB_freq
  751. * return OPB bus freq in Hz
  752. *********************************************/
  753. ulong get_OPB_freq (void)
  754. {
  755. ulong val = 0;
  756. PPC405_SYS_INFO sys_info;
  757. get_sys_info (&sys_info);
  758. val = (CONFIG_SYS_CLK_FREQ * sys_info.pllFbkDiv) / sys_info.pllOpbDiv;
  759. return val;
  760. }
  761. #endif
  762. int get_clocks (void)
  763. {
  764. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  765. defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
  766. defined(CONFIG_440) || defined(CONFIG_405)
  767. sys_info_t sys_info;
  768. get_sys_info (&sys_info);
  769. gd->cpu_clk = sys_info.freqProcessor;
  770. gd->bus_clk = sys_info.freqPLB;
  771. #endif /* defined(CONFIG_405GP) || defined(CONFIG_405CR) */
  772. #ifdef CONFIG_IOP480
  773. gd->cpu_clk = 66000000;
  774. gd->bus_clk = 66000000;
  775. #endif
  776. return (0);
  777. }
  778. /********************************************
  779. * get_bus_freq
  780. * return PLB bus freq in Hz
  781. *********************************************/
  782. ulong get_bus_freq (ulong dummy)
  783. {
  784. ulong val;
  785. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  786. defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
  787. defined(CONFIG_440) || defined(CONFIG_405)
  788. sys_info_t sys_info;
  789. get_sys_info (&sys_info);
  790. val = sys_info.freqPLB;
  791. #elif defined(CONFIG_IOP480)
  792. val = 66;
  793. #else
  794. # error get_bus_freq() not implemented
  795. #endif
  796. return val;
  797. }