r8a66597.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * R8A66597 HCD (Host Controller Driver) for u-boot
  3. *
  4. * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. *
  19. */
  20. #ifndef __R8A66597_H__
  21. #define __R8A66597_H__
  22. #define SYSCFG0 0x00
  23. #define SYSCFG1 0x02
  24. #define SYSSTS0 0x04
  25. #define SYSSTS1 0x06
  26. #define DVSTCTR0 0x08
  27. #define DVSTCTR1 0x0A
  28. #define TESTMODE 0x0C
  29. #define PINCFG 0x0E
  30. #define DMA0CFG 0x10
  31. #define DMA1CFG 0x12
  32. #define CFIFO 0x14
  33. #define D0FIFO 0x18
  34. #define D1FIFO 0x1C
  35. #define CFIFOSEL 0x20
  36. #define CFIFOCTR 0x22
  37. #define CFIFOSIE 0x24
  38. #define D0FIFOSEL 0x28
  39. #define D0FIFOCTR 0x2A
  40. #define D1FIFOSEL 0x2C
  41. #define D1FIFOCTR 0x2E
  42. #define INTENB0 0x30
  43. #define INTENB1 0x32
  44. #define INTENB2 0x34
  45. #define BRDYENB 0x36
  46. #define NRDYENB 0x38
  47. #define BEMPENB 0x3A
  48. #define SOFCFG 0x3C
  49. #define INTSTS0 0x40
  50. #define INTSTS1 0x42
  51. #define INTSTS2 0x44
  52. #define BRDYSTS 0x46
  53. #define NRDYSTS 0x48
  54. #define BEMPSTS 0x4A
  55. #define FRMNUM 0x4C
  56. #define UFRMNUM 0x4E
  57. #define USBADDR 0x50
  58. #define USBREQ 0x54
  59. #define USBVAL 0x56
  60. #define USBINDX 0x58
  61. #define USBLENG 0x5A
  62. #define DCPCFG 0x5C
  63. #define DCPMAXP 0x5E
  64. #define DCPCTR 0x60
  65. #define PIPESEL 0x64
  66. #define PIPECFG 0x68
  67. #define PIPEBUF 0x6A
  68. #define PIPEMAXP 0x6C
  69. #define PIPEPERI 0x6E
  70. #define PIPE1CTR 0x70
  71. #define PIPE2CTR 0x72
  72. #define PIPE3CTR 0x74
  73. #define PIPE4CTR 0x76
  74. #define PIPE5CTR 0x78
  75. #define PIPE6CTR 0x7A
  76. #define PIPE7CTR 0x7C
  77. #define PIPE8CTR 0x7E
  78. #define PIPE9CTR 0x80
  79. #define PIPE1TRE 0x90
  80. #define PIPE1TRN 0x92
  81. #define PIPE2TRE 0x94
  82. #define PIPE2TRN 0x96
  83. #define PIPE3TRE 0x98
  84. #define PIPE3TRN 0x9A
  85. #define PIPE4TRE 0x9C
  86. #define PIPE4TRN 0x9E
  87. #define PIPE5TRE 0xA0
  88. #define PIPE5TRN 0xA2
  89. #define DEVADD0 0xD0
  90. #define DEVADD1 0xD2
  91. #define DEVADD2 0xD4
  92. #define DEVADD3 0xD6
  93. #define DEVADD4 0xD8
  94. #define DEVADD5 0xDA
  95. #define DEVADD6 0xDC
  96. #define DEVADD7 0xDE
  97. #define DEVADD8 0xE0
  98. #define DEVADD9 0xE2
  99. #define DEVADDA 0xE4
  100. /* System Configuration Control Register */
  101. #define XTAL 0xC000 /* b15-14: Crystal selection */
  102. #define XTAL48 0x8000 /* 48MHz */
  103. #define XTAL24 0x4000 /* 24MHz */
  104. #define XTAL12 0x0000 /* 12MHz */
  105. #define XCKE 0x2000 /* b13: External clock enable */
  106. #define PLLC 0x0800 /* b11: PLL control */
  107. #define SCKE 0x0400 /* b10: USB clock enable */
  108. #define PCSDIS 0x0200 /* b9: not CS wakeup */
  109. #define LPSME 0x0100 /* b8: Low power sleep mode */
  110. #define HSE 0x0080 /* b7: Hi-speed enable */
  111. #define DCFM 0x0040 /* b6: Controller function select */
  112. #define DRPD 0x0020 /* b5: D+/- pull down control */
  113. #define DPRPU 0x0010 /* b4: D+ pull up control */
  114. #define USBE 0x0001 /* b0: USB module operation enable */
  115. /* System Configuration Status Register */
  116. #define OVCBIT 0x8000 /* b15-14: Over-current bit */
  117. #define OVCMON 0xC000 /* b15-14: Over-current monitor */
  118. #define SOFEA 0x0020 /* b5: SOF monitor */
  119. #define IDMON 0x0004 /* b3: ID-pin monitor */
  120. #define LNST 0x0003 /* b1-0: D+, D- line status */
  121. #define SE1 0x0003 /* SE1 */
  122. #define FS_KSTS 0x0002 /* Full-Speed K State */
  123. #define FS_JSTS 0x0001 /* Full-Speed J State */
  124. #define LS_JSTS 0x0002 /* Low-Speed J State */
  125. #define LS_KSTS 0x0001 /* Low-Speed K State */
  126. #define SE0 0x0000 /* SE0 */
  127. /* Device State Control Register */
  128. #define EXTLP0 0x0400 /* b10: External port */
  129. #define VBOUT 0x0200 /* b9: VBUS output */
  130. #define WKUP 0x0100 /* b8: Remote wakeup */
  131. #define RWUPE 0x0080 /* b7: Remote wakeup sense */
  132. #define USBRST 0x0040 /* b6: USB reset enable */
  133. #define RESUME 0x0020 /* b5: Resume enable */
  134. #define UACT 0x0010 /* b4: USB bus enable */
  135. #define RHST 0x0007 /* b1-0: Reset handshake status */
  136. #define HSPROC 0x0004 /* HS handshake is processing */
  137. #define HSMODE 0x0003 /* Hi-Speed mode */
  138. #define FSMODE 0x0002 /* Full-Speed mode */
  139. #define LSMODE 0x0001 /* Low-Speed mode */
  140. #define UNDECID 0x0000 /* Undecided */
  141. /* Test Mode Register */
  142. #define UTST 0x000F /* b3-0: Test select */
  143. #define H_TST_PACKET 0x000C /* HOST TEST Packet */
  144. #define H_TST_SE0_NAK 0x000B /* HOST TEST SE0 NAK */
  145. #define H_TST_K 0x000A /* HOST TEST K */
  146. #define H_TST_J 0x0009 /* HOST TEST J */
  147. #define H_TST_NORMAL 0x0000 /* HOST Normal Mode */
  148. #define P_TST_PACKET 0x0004 /* PERI TEST Packet */
  149. #define P_TST_SE0_NAK 0x0003 /* PERI TEST SE0 NAK */
  150. #define P_TST_K 0x0002 /* PERI TEST K */
  151. #define P_TST_J 0x0001 /* PERI TEST J */
  152. #define P_TST_NORMAL 0x0000 /* PERI Normal Mode */
  153. /* Data Pin Configuration Register */
  154. #define LDRV 0x8000 /* b15: Drive Current Adjust */
  155. #define VIF1 0x0000 /* VIF = 1.8V */
  156. #define VIF3 0x8000 /* VIF = 3.3V */
  157. #define INTA 0x0001 /* b1: USB INT-pin active */
  158. /* DMAx Pin Configuration Register */
  159. #define DREQA 0x4000 /* b14: Dreq active select */
  160. #define BURST 0x2000 /* b13: Burst mode */
  161. #define DACKA 0x0400 /* b10: Dack active select */
  162. #define DFORM 0x0380 /* b9-7: DMA mode select */
  163. #define CPU_ADR_RD_WR 0x0000 /* Address + RD/WR mode (CPU bus) */
  164. #define CPU_DACK_RD_WR 0x0100 /* DACK + RD/WR mode (CPU bus) */
  165. #define CPU_DACK_ONLY 0x0180 /* DACK only mode (CPU bus) */
  166. #define SPLIT_DACK_ONLY 0x0200 /* DACK only mode (SPLIT bus) */
  167. #define DENDA 0x0040 /* b6: Dend active select */
  168. #define PKTM 0x0020 /* b5: Packet mode */
  169. #define DENDE 0x0010 /* b4: Dend enable */
  170. #define OBUS 0x0004 /* b2: OUTbus mode */
  171. /* CFIFO/DxFIFO Port Select Register */
  172. #define RCNT 0x8000 /* b15: Read count mode */
  173. #define REW 0x4000 /* b14: Buffer rewind */
  174. #define DCLRM 0x2000 /* b13: DMA buffer clear mode */
  175. #define DREQE 0x1000 /* b12: DREQ output enable */
  176. #if defined(CONFIG_SUPERH_ON_CHIP_R8A66597)
  177. #define MBW 0x0800
  178. #else
  179. #define MBW 0x0400 /* b10: Maximum bit width for FIFO access */
  180. #endif
  181. #define MBW_8 0x0000 /* 8bit */
  182. #define MBW_16 0x0400 /* 16bit */
  183. #define BIGEND 0x0100 /* b8: Big endian mode */
  184. #define BYTE_LITTLE 0x0000 /* little dendian */
  185. #define BYTE_BIG 0x0100 /* big endifan */
  186. #define ISEL 0x0020 /* b5: DCP FIFO port direction select */
  187. #define CURPIPE 0x000F /* b2-0: PIPE select */
  188. /* CFIFO/DxFIFO Port Control Register */
  189. #define BVAL 0x8000 /* b15: Buffer valid flag */
  190. #define BCLR 0x4000 /* b14: Buffer clear */
  191. #define FRDY 0x2000 /* b13: FIFO ready */
  192. #define DTLN 0x0FFF /* b11-0: FIFO received data length */
  193. /* Interrupt Enable Register 0 */
  194. #define VBSE 0x8000 /* b15: VBUS interrupt */
  195. #define RSME 0x4000 /* b14: Resume interrupt */
  196. #define SOFE 0x2000 /* b13: Frame update interrupt */
  197. #define DVSE 0x1000 /* b12: Device state transition interrupt */
  198. #define CTRE 0x0800 /* b11: Control transfer stage transition interrupt */
  199. #define BEMPE 0x0400 /* b10: Buffer empty interrupt */
  200. #define NRDYE 0x0200 /* b9: Buffer not ready interrupt */
  201. #define BRDYE 0x0100 /* b8: Buffer ready interrupt */
  202. /* Interrupt Enable Register 1 */
  203. #define OVRCRE 0x8000 /* b15: Over-current interrupt */
  204. #define BCHGE 0x4000 /* b14: USB us chenge interrupt */
  205. #define DTCHE 0x1000 /* b12: Detach sense interrupt */
  206. #define ATTCHE 0x0800 /* b11: Attach sense interrupt */
  207. #define EOFERRE 0x0040 /* b6: EOF error interrupt */
  208. #define SIGNE 0x0020 /* b5: SETUP IGNORE interrupt */
  209. #define SACKE 0x0010 /* b4: SETUP ACK interrupt */
  210. /* BRDY Interrupt Enable/Status Register */
  211. #define BRDY9 0x0200 /* b9: PIPE9 */
  212. #define BRDY8 0x0100 /* b8: PIPE8 */
  213. #define BRDY7 0x0080 /* b7: PIPE7 */
  214. #define BRDY6 0x0040 /* b6: PIPE6 */
  215. #define BRDY5 0x0020 /* b5: PIPE5 */
  216. #define BRDY4 0x0010 /* b4: PIPE4 */
  217. #define BRDY3 0x0008 /* b3: PIPE3 */
  218. #define BRDY2 0x0004 /* b2: PIPE2 */
  219. #define BRDY1 0x0002 /* b1: PIPE1 */
  220. #define BRDY0 0x0001 /* b1: PIPE0 */
  221. /* NRDY Interrupt Enable/Status Register */
  222. #define NRDY9 0x0200 /* b9: PIPE9 */
  223. #define NRDY8 0x0100 /* b8: PIPE8 */
  224. #define NRDY7 0x0080 /* b7: PIPE7 */
  225. #define NRDY6 0x0040 /* b6: PIPE6 */
  226. #define NRDY5 0x0020 /* b5: PIPE5 */
  227. #define NRDY4 0x0010 /* b4: PIPE4 */
  228. #define NRDY3 0x0008 /* b3: PIPE3 */
  229. #define NRDY2 0x0004 /* b2: PIPE2 */
  230. #define NRDY1 0x0002 /* b1: PIPE1 */
  231. #define NRDY0 0x0001 /* b1: PIPE0 */
  232. /* BEMP Interrupt Enable/Status Register */
  233. #define BEMP9 0x0200 /* b9: PIPE9 */
  234. #define BEMP8 0x0100 /* b8: PIPE8 */
  235. #define BEMP7 0x0080 /* b7: PIPE7 */
  236. #define BEMP6 0x0040 /* b6: PIPE6 */
  237. #define BEMP5 0x0020 /* b5: PIPE5 */
  238. #define BEMP4 0x0010 /* b4: PIPE4 */
  239. #define BEMP3 0x0008 /* b3: PIPE3 */
  240. #define BEMP2 0x0004 /* b2: PIPE2 */
  241. #define BEMP1 0x0002 /* b1: PIPE1 */
  242. #define BEMP0 0x0001 /* b0: PIPE0 */
  243. /* SOF Pin Configuration Register */
  244. #define TRNENSEL 0x0100 /* b8: Select transaction enable period */
  245. #define BRDYM 0x0040 /* b6: BRDY clear timing */
  246. #define INTL 0x0020 /* b5: Interrupt sense select */
  247. #define EDGESTS 0x0010 /* b4: */
  248. #define SOFMODE 0x000C /* b3-2: SOF pin select */
  249. #define SOF_125US 0x0008 /* SOF OUT 125us Frame Signal */
  250. #define SOF_1MS 0x0004 /* SOF OUT 1ms Frame Signal */
  251. #define SOF_DISABLE 0x0000 /* SOF OUT Disable */
  252. /* Interrupt Status Register 0 */
  253. #define VBINT 0x8000 /* b15: VBUS interrupt */
  254. #define RESM 0x4000 /* b14: Resume interrupt */
  255. #define SOFR 0x2000 /* b13: SOF frame update interrupt */
  256. #define DVST 0x1000 /* b12: Device state transition interrupt */
  257. #define CTRT 0x0800 /* b11: Control transfer stage transition interrupt */
  258. #define BEMP 0x0400 /* b10: Buffer empty interrupt */
  259. #define NRDY 0x0200 /* b9: Buffer not ready interrupt */
  260. #define BRDY 0x0100 /* b8: Buffer ready interrupt */
  261. #define VBSTS 0x0080 /* b7: VBUS input port */
  262. #define DVSQ 0x0070 /* b6-4: Device state */
  263. #define DS_SPD_CNFG 0x0070 /* Suspend Configured */
  264. #define DS_SPD_ADDR 0x0060 /* Suspend Address */
  265. #define DS_SPD_DFLT 0x0050 /* Suspend Default */
  266. #define DS_SPD_POWR 0x0040 /* Suspend Powered */
  267. #define DS_SUSP 0x0040 /* Suspend */
  268. #define DS_CNFG 0x0030 /* Configured */
  269. #define DS_ADDS 0x0020 /* Address */
  270. #define DS_DFLT 0x0010 /* Default */
  271. #define DS_POWR 0x0000 /* Powered */
  272. #define DVSQS 0x0030 /* b5-4: Device state */
  273. #define VALID 0x0008 /* b3: Setup packet detected flag */
  274. #define CTSQ 0x0007 /* b2-0: Control transfer stage */
  275. #define CS_SQER 0x0006 /* Sequence error */
  276. #define CS_WRND 0x0005 /* Control write nodata status stage */
  277. #define CS_WRSS 0x0004 /* Control write status stage */
  278. #define CS_WRDS 0x0003 /* Control write data stage */
  279. #define CS_RDSS 0x0002 /* Control read status stage */
  280. #define CS_RDDS 0x0001 /* Control read data stage */
  281. #define CS_IDST 0x0000 /* Idle or setup stage */
  282. /* Interrupt Status Register 1 */
  283. #define OVRCR 0x8000 /* b15: Over-current interrupt */
  284. #define BCHG 0x4000 /* b14: USB bus chenge interrupt */
  285. #define DTCH 0x1000 /* b12: Detach sense interrupt */
  286. #define ATTCH 0x0800 /* b11: Attach sense interrupt */
  287. #define EOFERR 0x0040 /* b6: EOF-error interrupt */
  288. #define SIGN 0x0020 /* b5: Setup ignore interrupt */
  289. #define SACK 0x0010 /* b4: Setup acknowledge interrupt */
  290. /* Frame Number Register */
  291. #define OVRN 0x8000 /* b15: Overrun error */
  292. #define CRCE 0x4000 /* b14: Received data error */
  293. #define FRNM 0x07FF /* b10-0: Frame number */
  294. /* Micro Frame Number Register */
  295. #define UFRNM 0x0007 /* b2-0: Micro frame number */
  296. /* Default Control Pipe Maxpacket Size Register */
  297. /* Pipe Maxpacket Size Register */
  298. #define DEVSEL 0xF000 /* b15-14: Device address select */
  299. #define MAXP 0x007F /* b6-0: Maxpacket size of default control pipe */
  300. /* Default Control Pipe Control Register */
  301. #define BSTS 0x8000 /* b15: Buffer status */
  302. #define SUREQ 0x4000 /* b14: Send USB request */
  303. #define CSCLR 0x2000 /* b13: complete-split status clear */
  304. #define CSSTS 0x1000 /* b12: complete-split status */
  305. #define SUREQCLR 0x0800 /* b11: stop setup request */
  306. #define SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  307. #define SQSET 0x0080 /* b7: Sequence toggle bit set */
  308. #define SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  309. #define PBUSY 0x0020 /* b5: pipe busy */
  310. #define PINGE 0x0010 /* b4: ping enable */
  311. #define CCPL 0x0004 /* b2: Enable control transfer complete */
  312. #define PID 0x0003 /* b1-0: Response PID */
  313. #define PID_STALL11 0x0003 /* STALL */
  314. #define PID_STALL 0x0002 /* STALL */
  315. #define PID_BUF 0x0001 /* BUF */
  316. #define PID_NAK 0x0000 /* NAK */
  317. /* Pipe Window Select Register */
  318. #define PIPENM 0x0007 /* b2-0: Pipe select */
  319. /* Pipe Configuration Register */
  320. #define R8A66597_TYP 0xC000 /* b15-14: Transfer type */
  321. #define R8A66597_ISO 0xC000 /* Isochronous */
  322. #define R8A66597_INT 0x8000 /* Interrupt */
  323. #define R8A66597_BULK 0x4000 /* Bulk */
  324. #define R8A66597_BFRE 0x0400 /* b10: Buffer ready interrupt mode select */
  325. #define R8A66597_DBLB 0x0200 /* b9: Double buffer mode select */
  326. #define R8A66597_CNTMD 0x0100 /* b8: Continuous transfer mode select */
  327. #define R8A66597_SHTNAK 0x0080 /* b7: Transfer end NAK */
  328. #define R8A66597_DIR 0x0010 /* b4: Transfer direction select */
  329. #define R8A66597_EPNUM 0x000F /* b3-0: Eendpoint number select */
  330. /* Pipe Buffer Configuration Register */
  331. #define BUFSIZE 0x7C00 /* b14-10: Pipe buffer size */
  332. #define BUFNMB 0x007F /* b6-0: Pipe buffer number */
  333. #define PIPE0BUF 256
  334. #define PIPExBUF 64
  335. /* Pipe Maxpacket Size Register */
  336. #define MXPS 0x07FF /* b10-0: Maxpacket size */
  337. /* Pipe Cycle Configuration Register */
  338. #define IFIS 0x1000 /* b12: Isochronous in-buffer flush mode select */
  339. #define IITV 0x0007 /* b2-0: Isochronous interval */
  340. /* Pipex Control Register */
  341. #define BSTS 0x8000 /* b15: Buffer status */
  342. #define INBUFM 0x4000 /* b14: IN buffer monitor (Only for PIPE1 to 5) */
  343. #define CSCLR 0x2000 /* b13: complete-split status clear */
  344. #define CSSTS 0x1000 /* b12: complete-split status */
  345. #define ATREPM 0x0400 /* b10: Auto repeat mode */
  346. #define ACLRM 0x0200 /* b9: Out buffer auto clear mode */
  347. #define SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  348. #define SQSET 0x0080 /* b7: Sequence toggle bit set */
  349. #define SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  350. #define PBUSY 0x0020 /* b5: pipe busy */
  351. #define PID 0x0003 /* b1-0: Response PID */
  352. /* PIPExTRE */
  353. #define TRENB 0x0200 /* b9: Transaction counter enable */
  354. #define TRCLR 0x0100 /* b8: Transaction counter clear */
  355. /* PIPExTRN */
  356. #define TRNCNT 0xFFFF /* b15-0: Transaction counter */
  357. /* DEVADDx */
  358. #define UPPHUB 0x7800
  359. #define HUBPORT 0x0700
  360. #define USBSPD 0x00C0
  361. #define RTPORT 0x0001
  362. #define R8A66597_MAX_NUM_PIPE 10
  363. #define R8A66597_BUF_BSIZE 8
  364. #define R8A66597_MAX_DEVICE 10
  365. #if defined(CONFIG_SUPERH_ON_CHIP_R8A66597)
  366. #define R8A66597_MAX_ROOT_HUB 1
  367. #else
  368. #define R8A66597_MAX_ROOT_HUB 2
  369. #endif
  370. #define R8A66597_MAX_SAMPLING 5
  371. #define R8A66597_RH_POLL_TIME 10
  372. #define BULK_IN_PIPENUM 3
  373. #define BULK_IN_BUFNUM 8
  374. #define BULK_OUT_PIPENUM 4
  375. #define BULK_OUT_BUFNUM 40
  376. #define check_bulk_or_isoc(pipenum) ((pipenum >= 1 && pipenum <= 5))
  377. #define check_interrupt(pipenum) ((pipenum >= 6 && pipenum <= 9))
  378. #define make_devsel(addr) (addr << 12)
  379. struct r8a66597 {
  380. unsigned long reg;
  381. unsigned short pipe_config; /* bit field */
  382. unsigned short port_status;
  383. unsigned short port_change;
  384. u16 speed; /* HSMODE or FSMODE or LSMODE */
  385. unsigned char rh_devnum;
  386. };
  387. static inline u16 r8a66597_read(struct r8a66597 *r8a66597, unsigned long offset)
  388. {
  389. return inw(r8a66597->reg + offset);
  390. }
  391. static inline void r8a66597_read_fifo(struct r8a66597 *r8a66597,
  392. unsigned long offset, void *buf,
  393. int len)
  394. {
  395. int i;
  396. #if defined(CONFIG_SUPERH_ON_CHIP_R8A66597)
  397. unsigned long fifoaddr = r8a66597->reg + offset;
  398. unsigned long count;
  399. unsigned long *p = buf;
  400. count = len / 4;
  401. for (i = 0; i < count; i++)
  402. inl(p[i], r8a66597->reg + offset);
  403. if (len & 0x00000003) {
  404. unsigned long tmp = inl(fifoaddr);
  405. memcpy((unsigned char *)buf + count * 4, &tmp, len & 0x03);
  406. }
  407. #else
  408. unsigned short *p = buf;
  409. len = (len + 1) / 2;
  410. for (i = 0; i < len; i++)
  411. p[i] = inw(r8a66597->reg + offset);
  412. #endif
  413. }
  414. static inline void r8a66597_write(struct r8a66597 *r8a66597, u16 val,
  415. unsigned long offset)
  416. {
  417. outw(val, r8a66597->reg + offset);
  418. }
  419. static inline void r8a66597_write_fifo(struct r8a66597 *r8a66597,
  420. unsigned long offset, void *buf,
  421. int len)
  422. {
  423. int i;
  424. unsigned long fifoaddr = r8a66597->reg + offset;
  425. #if defined(CONFIG_SUPERH_ON_CHIP_R8A66597)
  426. unsigned long count;
  427. unsigned char *pb;
  428. unsigned long *p = buf;
  429. count = len / 4;
  430. for (i = 0; i < count; i++)
  431. outl(p[i], fifoaddr);
  432. if (len & 0x00000003) {
  433. pb = (unsigned char *)buf + count * 4;
  434. for (i = 0; i < (len & 0x00000003); i++) {
  435. if (r8a66597_read(r8a66597, CFIFOSEL) & BIGEND)
  436. outb(pb[i], fifoaddr + i);
  437. else
  438. outb(pb[i], fifoaddr + 3 - i);
  439. }
  440. }
  441. #else
  442. int odd = len & 0x0001;
  443. unsigned short *p = buf;
  444. len = len / 2;
  445. for (i = 0; i < len; i++)
  446. outw(p[i], fifoaddr);
  447. if (odd) {
  448. unsigned char *pb = (unsigned char *)(buf + len);
  449. outb(*pb, fifoaddr);
  450. }
  451. #endif
  452. }
  453. static inline void r8a66597_mdfy(struct r8a66597 *r8a66597,
  454. u16 val, u16 pat, unsigned long offset)
  455. {
  456. u16 tmp;
  457. tmp = r8a66597_read(r8a66597, offset);
  458. tmp = tmp & (~pat);
  459. tmp = tmp | val;
  460. r8a66597_write(r8a66597, tmp, offset);
  461. }
  462. #define r8a66597_bclr(r8a66597, val, offset) \
  463. r8a66597_mdfy(r8a66597, 0, val, offset)
  464. #define r8a66597_bset(r8a66597, val, offset) \
  465. r8a66597_mdfy(r8a66597, val, 0, offset)
  466. static inline unsigned long get_syscfg_reg(int port)
  467. {
  468. return port == 0 ? SYSCFG0 : SYSCFG1;
  469. }
  470. static inline unsigned long get_syssts_reg(int port)
  471. {
  472. return port == 0 ? SYSSTS0 : SYSSTS1;
  473. }
  474. static inline unsigned long get_dvstctr_reg(int port)
  475. {
  476. return port == 0 ? DVSTCTR0 : DVSTCTR1;
  477. }
  478. static inline unsigned long get_dmacfg_reg(int port)
  479. {
  480. return port == 0 ? DMA0CFG : DMA1CFG;
  481. }
  482. static inline unsigned long get_intenb_reg(int port)
  483. {
  484. return port == 0 ? INTENB1 : INTENB2;
  485. }
  486. static inline unsigned long get_intsts_reg(int port)
  487. {
  488. return port == 0 ? INTSTS1 : INTSTS2;
  489. }
  490. static inline u16 get_rh_usb_speed(struct r8a66597 *r8a66597, int port)
  491. {
  492. unsigned long dvstctr_reg = get_dvstctr_reg(port);
  493. return r8a66597_read(r8a66597, dvstctr_reg) & RHST;
  494. }
  495. static inline void r8a66597_port_power(struct r8a66597 *r8a66597, int port,
  496. int power)
  497. {
  498. unsigned long dvstctr_reg = get_dvstctr_reg(port);
  499. if (power)
  500. r8a66597_bset(r8a66597, VBOUT, dvstctr_reg);
  501. else
  502. r8a66597_bclr(r8a66597, VBOUT, dvstctr_reg);
  503. }
  504. #define get_pipectr_addr(pipenum) (PIPE1CTR + (pipenum - 1) * 2)
  505. #define get_pipetre_addr(pipenum) (PIPE1TRE + (pipenum - 1) * 4)
  506. #define get_pipetrn_addr(pipenum) (PIPE1TRN + (pipenum - 1) * 4)
  507. #define get_devadd_addr(address) (DEVADD0 + address * 2)
  508. /* USB HUB CONSTANTS (not OHCI-specific; see hub.h, based on usb_ohci.h) */
  509. /* destination of request */
  510. #define RH_INTERFACE 0x01
  511. #define RH_ENDPOINT 0x02
  512. #define RH_OTHER 0x03
  513. #define RH_CLASS 0x20
  514. #define RH_VENDOR 0x40
  515. /* Requests: bRequest << 8 | bmRequestType */
  516. #define RH_GET_STATUS 0x0080
  517. #define RH_CLEAR_FEATURE 0x0100
  518. #define RH_SET_FEATURE 0x0300
  519. #define RH_SET_ADDRESS 0x0500
  520. #define RH_GET_DESCRIPTOR 0x0680
  521. #define RH_SET_DESCRIPTOR 0x0700
  522. #define RH_GET_CONFIGURATION 0x0880
  523. #define RH_SET_CONFIGURATION 0x0900
  524. #define RH_GET_STATE 0x0280
  525. #define RH_GET_INTERFACE 0x0A80
  526. #define RH_SET_INTERFACE 0x0B00
  527. #define RH_SYNC_FRAME 0x0C80
  528. /* Our Vendor Specific Request */
  529. #define RH_SET_EP 0x2000
  530. /* Hub port features */
  531. #define RH_PORT_CONNECTION 0x00
  532. #define RH_PORT_ENABLE 0x01
  533. #define RH_PORT_SUSPEND 0x02
  534. #define RH_PORT_OVER_CURRENT 0x03
  535. #define RH_PORT_RESET 0x04
  536. #define RH_PORT_POWER 0x08
  537. #define RH_PORT_LOW_SPEED 0x09
  538. #define RH_C_PORT_CONNECTION 0x10
  539. #define RH_C_PORT_ENABLE 0x11
  540. #define RH_C_PORT_SUSPEND 0x12
  541. #define RH_C_PORT_OVER_CURRENT 0x13
  542. #define RH_C_PORT_RESET 0x14
  543. /* Hub features */
  544. #define RH_C_HUB_LOCAL_POWER 0x00
  545. #define RH_C_HUB_OVER_CURRENT 0x01
  546. #define RH_DEVICE_REMOTE_WAKEUP 0x00
  547. #define RH_ENDPOINT_STALL 0x01
  548. #define RH_ACK 0x01
  549. #define RH_REQ_ERR -1
  550. #define RH_NACK 0x00
  551. /* OHCI ROOT HUB REGISTER MASKS */
  552. /* roothub.portstatus [i] bits */
  553. #define RH_PS_CCS 0x00000001 /* current connect status */
  554. #define RH_PS_PES 0x00000002 /* port enable status*/
  555. #define RH_PS_PSS 0x00000004 /* port suspend status */
  556. #define RH_PS_POCI 0x00000008 /* port over current indicator */
  557. #define RH_PS_PRS 0x00000010 /* port reset status */
  558. #define RH_PS_PPS 0x00000100 /* port power status */
  559. #define RH_PS_LSDA 0x00000200 /* low speed device attached */
  560. #define RH_PS_CSC 0x00010000 /* connect status change */
  561. #define RH_PS_PESC 0x00020000 /* port enable status change */
  562. #define RH_PS_PSSC 0x00040000 /* port suspend status change */
  563. #define RH_PS_OCIC 0x00080000 /* over current indicator change */
  564. #define RH_PS_PRSC 0x00100000 /* port reset status change */
  565. /* roothub.status bits */
  566. #define RH_HS_LPS 0x00000001 /* local power status */
  567. #define RH_HS_OCI 0x00000002 /* over current indicator */
  568. #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
  569. #define RH_HS_LPSC 0x00010000 /* local power status change */
  570. #define RH_HS_OCIC 0x00020000 /* over current indicator change */
  571. #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
  572. /* roothub.b masks */
  573. #define RH_B_DR 0x0000ffff /* device removable flags */
  574. #define RH_B_PPCM 0xffff0000 /* port power control mask */
  575. /* roothub.a masks */
  576. #define RH_A_NDP (0xff << 0) /* number of downstream ports */
  577. #define RH_A_PSM (1 << 8) /* power switching mode */
  578. #define RH_A_NPS (1 << 9) /* no power switching */
  579. #define RH_A_DT (1 << 10) /* device type (mbz) */
  580. #define RH_A_OCPM (1 << 11) /* over current protection mode */
  581. #define RH_A_NOCP (1 << 12) /* no over current protection */
  582. #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
  583. #endif /* __R8A66597_H__ */