ohci.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * URB OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
  6. *
  7. * usb-ohci.h
  8. */
  9. /* functions for doing board or CPU specific setup/cleanup */
  10. extern int usb_board_init(void);
  11. extern int usb_board_stop(void);
  12. extern int usb_board_init_fail(void);
  13. extern int usb_cpu_init(void);
  14. extern int usb_cpu_stop(void);
  15. extern int usb_cpu_init_fail(void);
  16. static int cc_to_error[16] = {
  17. /* mapping of the OHCI CC status to error codes */
  18. /* No Error */ 0,
  19. /* CRC Error */ USB_ST_CRC_ERR,
  20. /* Bit Stuff */ USB_ST_BIT_ERR,
  21. /* Data Togg */ USB_ST_CRC_ERR,
  22. /* Stall */ USB_ST_STALLED,
  23. /* DevNotResp */ -1,
  24. /* PIDCheck */ USB_ST_BIT_ERR,
  25. /* UnExpPID */ USB_ST_BIT_ERR,
  26. /* DataOver */ USB_ST_BUF_ERR,
  27. /* DataUnder */ USB_ST_BUF_ERR,
  28. /* reservd */ -1,
  29. /* reservd */ -1,
  30. /* BufferOver */ USB_ST_BUF_ERR,
  31. /* BuffUnder */ USB_ST_BUF_ERR,
  32. /* Not Access */ -1,
  33. /* Not Access */ -1
  34. };
  35. static const char *cc_to_string[16] = {
  36. "No Error",
  37. "CRC: Last data packet from endpoint contained a CRC error.",
  38. "BITSTUFFING: Last data packet from endpoint contained a bit " \
  39. "stuffing violation",
  40. "DATATOGGLEMISMATCH: Last packet from endpoint had data toggle PID\n" \
  41. "that did not match the expected value.",
  42. "STALL: TD was moved to the Done Queue because the endpoint returned" \
  43. " a STALL PID",
  44. "DEVICENOTRESPONDING: Device did not respond to token (IN) or did\n" \
  45. "not provide a handshake (OUT)",
  46. "PIDCHECKFAILURE: Check bits on PID from endpoint failed on data PID\n"\
  47. "(IN) or handshake (OUT)",
  48. "UNEXPECTEDPID: Receive PID was not valid when encountered or PID\n" \
  49. "value is not defined.",
  50. "DATAOVERRUN: The amount of data returned by the endpoint exceeded\n" \
  51. "either the size of the maximum data packet allowed\n" \
  52. "from the endpoint (found in MaximumPacketSize field\n" \
  53. "of ED) or the remaining buffer size.",
  54. "DATAUNDERRUN: The endpoint returned less than MaximumPacketSize\n" \
  55. "and that amount was not sufficient to fill the\n" \
  56. "specified buffer",
  57. "reserved1",
  58. "reserved2",
  59. "BUFFEROVERRUN: During an IN, HC received data from endpoint faster\n" \
  60. "than it could be written to system memory",
  61. "BUFFERUNDERRUN: During an OUT, HC could not retrieve data from\n" \
  62. "system memory fast enough to keep up with data USB " \
  63. "data rate.",
  64. "NOT ACCESSED: This code is set by software before the TD is placed" \
  65. "on a list to be processed by the HC.(1)",
  66. "NOT ACCESSED: This code is set by software before the TD is placed" \
  67. "on a list to be processed by the HC.(2)",
  68. };
  69. /* ED States */
  70. #define ED_NEW 0x00
  71. #define ED_UNLINK 0x01
  72. #define ED_OPER 0x02
  73. #define ED_DEL 0x04
  74. #define ED_URB_DEL 0x08
  75. /* usb_ohci_ed */
  76. struct ed {
  77. __u32 hwINFO;
  78. __u32 hwTailP;
  79. __u32 hwHeadP;
  80. __u32 hwNextED;
  81. struct ed *ed_prev;
  82. __u8 int_period;
  83. __u8 int_branch;
  84. __u8 int_load;
  85. __u8 int_interval;
  86. __u8 state;
  87. __u8 type;
  88. __u16 last_iso;
  89. struct ed *ed_rm_list;
  90. struct usb_device *usb_dev;
  91. void *purb;
  92. __u32 unused[2];
  93. } __attribute((aligned(16)));
  94. typedef struct ed ed_t;
  95. /* TD info field */
  96. #define TD_CC 0xf0000000
  97. #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
  98. #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
  99. #define TD_EC 0x0C000000
  100. #define TD_T 0x03000000
  101. #define TD_T_DATA0 0x02000000
  102. #define TD_T_DATA1 0x03000000
  103. #define TD_T_TOGGLE 0x00000000
  104. #define TD_R 0x00040000
  105. #define TD_DI 0x00E00000
  106. #define TD_DI_SET(X) (((X) & 0x07)<< 21)
  107. #define TD_DP 0x00180000
  108. #define TD_DP_SETUP 0x00000000
  109. #define TD_DP_IN 0x00100000
  110. #define TD_DP_OUT 0x00080000
  111. #define TD_ISO 0x00010000
  112. #define TD_DEL 0x00020000
  113. /* CC Codes */
  114. #define TD_CC_NOERROR 0x00
  115. #define TD_CC_CRC 0x01
  116. #define TD_CC_BITSTUFFING 0x02
  117. #define TD_CC_DATATOGGLEM 0x03
  118. #define TD_CC_STALL 0x04
  119. #define TD_DEVNOTRESP 0x05
  120. #define TD_PIDCHECKFAIL 0x06
  121. #define TD_UNEXPECTEDPID 0x07
  122. #define TD_DATAOVERRUN 0x08
  123. #define TD_DATAUNDERRUN 0x09
  124. #define TD_BUFFEROVERRUN 0x0C
  125. #define TD_BUFFERUNDERRUN 0x0D
  126. #define TD_NOTACCESSED 0x0F
  127. #define MAXPSW 1
  128. struct td {
  129. __u32 hwINFO;
  130. __u32 hwCBP; /* Current Buffer Pointer */
  131. __u32 hwNextTD; /* Next TD Pointer */
  132. __u32 hwBE; /* Memory Buffer End Pointer */
  133. /* #ifndef CONFIG_MPC5200 /\* this seems wrong *\/ */
  134. __u16 hwPSW[MAXPSW];
  135. /* #endif */
  136. __u8 unused;
  137. __u8 index;
  138. struct ed *ed;
  139. struct td *next_dl_td;
  140. struct usb_device *usb_dev;
  141. int transfer_len;
  142. __u32 data;
  143. __u32 unused2[2];
  144. } __attribute((aligned(32)));
  145. typedef struct td td_t;
  146. #define OHCI_ED_SKIP (1 << 14)
  147. /*
  148. * The HCCA (Host Controller Communications Area) is a 256 byte
  149. * structure defined in the OHCI spec. that the host controller is
  150. * told the base address of. It must be 256-byte aligned.
  151. */
  152. #define NUM_INTS 32 /* part of the OHCI standard */
  153. struct ohci_hcca {
  154. __u32 int_table[NUM_INTS]; /* Interrupt ED table */
  155. #if defined(CONFIG_MPC5200)
  156. __u16 pad1; /* set to 0 on each frame_no change */
  157. __u16 frame_no; /* current frame number */
  158. #else
  159. __u16 frame_no; /* current frame number */
  160. __u16 pad1; /* set to 0 on each frame_no change */
  161. #endif
  162. __u32 done_head; /* info returned for an interrupt */
  163. u8 reserved_for_hc[116];
  164. } __attribute((aligned(256)));
  165. /*
  166. * Maximum number of root hub ports.
  167. */
  168. #ifndef CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS
  169. # error "CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS undefined!"
  170. #endif
  171. /*
  172. * This is the structure of the OHCI controller's memory mapped I/O
  173. * region. This is Memory Mapped I/O. You must use the readl() and
  174. * writel() macros defined in asm/io.h to access these!!
  175. */
  176. struct ohci_regs {
  177. /* control and status registers */
  178. __u32 revision;
  179. __u32 control;
  180. __u32 cmdstatus;
  181. __u32 intrstatus;
  182. __u32 intrenable;
  183. __u32 intrdisable;
  184. /* memory pointers */
  185. __u32 hcca;
  186. __u32 ed_periodcurrent;
  187. __u32 ed_controlhead;
  188. __u32 ed_controlcurrent;
  189. __u32 ed_bulkhead;
  190. __u32 ed_bulkcurrent;
  191. __u32 donehead;
  192. /* frame counters */
  193. __u32 fminterval;
  194. __u32 fmremaining;
  195. __u32 fmnumber;
  196. __u32 periodicstart;
  197. __u32 lsthresh;
  198. /* Root hub ports */
  199. struct ohci_roothub_regs {
  200. __u32 a;
  201. __u32 b;
  202. __u32 status;
  203. __u32 portstatus[CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS];
  204. } roothub;
  205. } __attribute((aligned(32)));
  206. /* Some EHCI controls */
  207. #define EHCI_USBCMD_OFF 0x20
  208. #define EHCI_USBCMD_HCRESET (1 << 1)
  209. /* OHCI CONTROL AND STATUS REGISTER MASKS */
  210. /*
  211. * HcControl (control) register masks
  212. */
  213. #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
  214. #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
  215. #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
  216. #define OHCI_CTRL_CLE (1 << 4) /* control list enable */
  217. #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
  218. #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
  219. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  220. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  221. #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
  222. /* pre-shifted values for HCFS */
  223. # define OHCI_USB_RESET (0 << 6)
  224. # define OHCI_USB_RESUME (1 << 6)
  225. # define OHCI_USB_OPER (2 << 6)
  226. # define OHCI_USB_SUSPEND (3 << 6)
  227. /*
  228. * HcCommandStatus (cmdstatus) register masks
  229. */
  230. #define OHCI_HCR (1 << 0) /* host controller reset */
  231. #define OHCI_CLF (1 << 1) /* control list filled */
  232. #define OHCI_BLF (1 << 2) /* bulk list filled */
  233. #define OHCI_OCR (1 << 3) /* ownership change request */
  234. #define OHCI_SOC (3 << 16) /* scheduling overrun count */
  235. /*
  236. * masks used with interrupt registers:
  237. * HcInterruptStatus (intrstatus)
  238. * HcInterruptEnable (intrenable)
  239. * HcInterruptDisable (intrdisable)
  240. */
  241. #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
  242. #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
  243. #define OHCI_INTR_SF (1 << 2) /* start frame */
  244. #define OHCI_INTR_RD (1 << 3) /* resume detect */
  245. #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
  246. #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
  247. #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
  248. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  249. #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
  250. /* Virtual Root HUB */
  251. struct virt_root_hub {
  252. int devnum; /* Address of Root Hub endpoint */
  253. void *dev; /* was urb */
  254. void *int_addr;
  255. int send;
  256. int interval;
  257. };
  258. /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
  259. /* destination of request */
  260. #define RH_INTERFACE 0x01
  261. #define RH_ENDPOINT 0x02
  262. #define RH_OTHER 0x03
  263. #define RH_CLASS 0x20
  264. #define RH_VENDOR 0x40
  265. /* Requests: bRequest << 8 | bmRequestType */
  266. #define RH_GET_STATUS 0x0080
  267. #define RH_CLEAR_FEATURE 0x0100
  268. #define RH_SET_FEATURE 0x0300
  269. #define RH_SET_ADDRESS 0x0500
  270. #define RH_GET_DESCRIPTOR 0x0680
  271. #define RH_SET_DESCRIPTOR 0x0700
  272. #define RH_GET_CONFIGURATION 0x0880
  273. #define RH_SET_CONFIGURATION 0x0900
  274. #define RH_GET_STATE 0x0280
  275. #define RH_GET_INTERFACE 0x0A80
  276. #define RH_SET_INTERFACE 0x0B00
  277. #define RH_SYNC_FRAME 0x0C80
  278. /* Our Vendor Specific Request */
  279. #define RH_SET_EP 0x2000
  280. /* Hub port features */
  281. #define RH_PORT_CONNECTION 0x00
  282. #define RH_PORT_ENABLE 0x01
  283. #define RH_PORT_SUSPEND 0x02
  284. #define RH_PORT_OVER_CURRENT 0x03
  285. #define RH_PORT_RESET 0x04
  286. #define RH_PORT_POWER 0x08
  287. #define RH_PORT_LOW_SPEED 0x09
  288. #define RH_C_PORT_CONNECTION 0x10
  289. #define RH_C_PORT_ENABLE 0x11
  290. #define RH_C_PORT_SUSPEND 0x12
  291. #define RH_C_PORT_OVER_CURRENT 0x13
  292. #define RH_C_PORT_RESET 0x14
  293. /* Hub features */
  294. #define RH_C_HUB_LOCAL_POWER 0x00
  295. #define RH_C_HUB_OVER_CURRENT 0x01
  296. #define RH_DEVICE_REMOTE_WAKEUP 0x00
  297. #define RH_ENDPOINT_STALL 0x01
  298. #define RH_ACK 0x01
  299. #define RH_REQ_ERR -1
  300. #define RH_NACK 0x00
  301. /* OHCI ROOT HUB REGISTER MASKS */
  302. /* roothub.portstatus [i] bits */
  303. #define RH_PS_CCS 0x00000001 /* current connect status */
  304. #define RH_PS_PES 0x00000002 /* port enable status*/
  305. #define RH_PS_PSS 0x00000004 /* port suspend status */
  306. #define RH_PS_POCI 0x00000008 /* port over current indicator */
  307. #define RH_PS_PRS 0x00000010 /* port reset status */
  308. #define RH_PS_PPS 0x00000100 /* port power status */
  309. #define RH_PS_LSDA 0x00000200 /* low speed device attached */
  310. #define RH_PS_CSC 0x00010000 /* connect status change */
  311. #define RH_PS_PESC 0x00020000 /* port enable status change */
  312. #define RH_PS_PSSC 0x00040000 /* port suspend status change */
  313. #define RH_PS_OCIC 0x00080000 /* over current indicator change */
  314. #define RH_PS_PRSC 0x00100000 /* port reset status change */
  315. /* roothub.status bits */
  316. #define RH_HS_LPS 0x00000001 /* local power status */
  317. #define RH_HS_OCI 0x00000002 /* over current indicator */
  318. #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
  319. #define RH_HS_LPSC 0x00010000 /* local power status change */
  320. #define RH_HS_OCIC 0x00020000 /* over current indicator change */
  321. #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
  322. /* roothub.b masks */
  323. #define RH_B_DR 0x0000ffff /* device removable flags */
  324. #define RH_B_PPCM 0xffff0000 /* port power control mask */
  325. /* roothub.a masks */
  326. #define RH_A_NDP (0xff << 0) /* number of downstream ports */
  327. #define RH_A_PSM (1 << 8) /* power switching mode */
  328. #define RH_A_NPS (1 << 9) /* no power switching */
  329. #define RH_A_DT (1 << 10) /* device type (mbz) */
  330. #define RH_A_OCPM (1 << 11) /* over current protection mode */
  331. #define RH_A_NOCP (1 << 12) /* no over current protection */
  332. #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
  333. /* urb */
  334. #define N_URB_TD 48
  335. typedef struct
  336. {
  337. ed_t *ed;
  338. __u16 length; /* number of tds associated with this request */
  339. __u16 td_cnt; /* number of tds already serviced */
  340. struct usb_device *dev;
  341. int state;
  342. unsigned long pipe;
  343. void *transfer_buffer;
  344. int transfer_buffer_length;
  345. int interval;
  346. int actual_length;
  347. int finished;
  348. td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
  349. } urb_priv_t;
  350. #define URB_DEL 1
  351. /*
  352. * This is the full ohci controller description
  353. *
  354. * Note how the "proper" USB information is just
  355. * a subset of what the full implementation needs. (Linus)
  356. */
  357. typedef struct ohci {
  358. struct ohci_hcca *hcca; /* hcca */
  359. /*dma_addr_t hcca_dma;*/
  360. int irq;
  361. int disabled; /* e.g. got a UE, we're hung */
  362. int sleeping;
  363. unsigned long flags; /* for HC bugs */
  364. struct ohci_regs *regs; /* OHCI controller's memory */
  365. int ohci_int_load[32]; /* load of the 32 Interrupt Chains (for load balancing)*/
  366. ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
  367. ed_t *ed_bulktail; /* last endpoint of bulk list */
  368. ed_t *ed_controltail; /* last endpoint of control list */
  369. int intrstatus;
  370. __u32 hc_control; /* copy of the hc control reg */
  371. struct usb_device *dev[32];
  372. struct virt_root_hub rh;
  373. const char *slot_name;
  374. } ohci_t;
  375. #define NUM_EDS 8 /* num of preallocated endpoint descriptors */
  376. struct ohci_device {
  377. ed_t ed[NUM_EDS];
  378. int ed_cnt;
  379. };
  380. /* hcd */
  381. /* endpoint */
  382. static int ep_link(ohci_t * ohci, ed_t * ed);
  383. static int ep_unlink(ohci_t * ohci, ed_t * ed);
  384. static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe,
  385. int interval, int load);
  386. /*-------------------------------------------------------------------------*/
  387. /* we need more TDs than EDs */
  388. #define NUM_TD 64
  389. /* +1 so we can align the storage */
  390. td_t gtd[NUM_TD+1];
  391. /* pointers to aligned storage */
  392. td_t *ptd;
  393. /* TDs ... */
  394. static inline struct td *
  395. td_alloc (struct usb_device *usb_dev)
  396. {
  397. int i;
  398. struct td *td;
  399. td = NULL;
  400. for (i = 0; i < NUM_TD; i++)
  401. {
  402. if (ptd[i].usb_dev == NULL)
  403. {
  404. td = &ptd[i];
  405. td->usb_dev = usb_dev;
  406. break;
  407. }
  408. }
  409. return td;
  410. }
  411. static inline void
  412. ed_free (struct ed *ed)
  413. {
  414. ed->usb_dev = NULL;
  415. }