PM828.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef CONFIG_SYS_RAMBOOT
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  34. #define CONFIG_PM828 1 /* ...on a PM828 module */
  35. #define CONFIG_CPM2 1 /* Has a CPM2 */
  36. #ifndef CONFIG_SYS_TEXT_BASE
  37. #define CONFIG_SYS_TEXT_BASE 0x40000000 /* Standard: boot 64-bit flash */
  38. #endif
  39. #undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
  40. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  41. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  42. #undef CONFIG_BOOTARGS
  43. #define CONFIG_BOOTCOMMAND \
  44. "bootp;" \
  45. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  46. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  47. "bootm"
  48. /* enable I2C and select the hardware/software driver */
  49. #undef CONFIG_HARD_I2C
  50. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  51. # define CONFIG_SYS_I2C_SPEED 50000
  52. # define CONFIG_SYS_I2C_SLAVE 0xFE
  53. /*
  54. * Software (bit-bang) I2C driver configuration
  55. */
  56. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  57. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  58. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  59. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  60. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  61. else iop->pdat &= ~0x00010000
  62. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  63. else iop->pdat &= ~0x00020000
  64. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  65. #define CONFIG_RTC_PCF8563
  66. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  67. /*
  68. * select serial console configuration
  69. *
  70. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  71. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  72. * for SCC).
  73. *
  74. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  75. * defined elsewhere (for example, on the cogent platform, there are serial
  76. * ports on the motherboard which are used for the serial console - see
  77. * cogent/cma101/serial.[ch]).
  78. */
  79. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  80. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  81. #undef CONFIG_CONS_NONE /* define if console on something else*/
  82. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  83. /*
  84. * select ethernet configuration
  85. *
  86. * if CONFIG_ETHER_ON_SCC is selected, then
  87. * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
  88. *
  89. * if CONFIG_ETHER_ON_FCC is selected, then
  90. * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
  91. *
  92. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  93. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  94. */
  95. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  96. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  97. #define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
  98. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  99. /*
  100. * - Rx-CLK is CLK11
  101. * - Tx-CLK is CLK10
  102. */
  103. #define CONFIG_ETHER_ON_FCC1
  104. # define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  105. #ifndef CONFIG_DB_CR826_J30x_ON
  106. # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
  107. #else
  108. # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
  109. #endif
  110. /*
  111. * - Rx-CLK is CLK15
  112. * - Tx-CLK is CLK14
  113. */
  114. #define CONFIG_ETHER_ON_FCC2
  115. # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  116. # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  117. /*
  118. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  119. * - Enable Full Duplex in FSMR
  120. */
  121. # define CONFIG_SYS_CPMFCR_RAMTYPE 0
  122. # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  123. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  124. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  125. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  126. #define CONFIG_BAUDRATE 230400
  127. #else
  128. #define CONFIG_BAUDRATE 9600
  129. #endif
  130. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  131. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  132. #undef CONFIG_WATCHDOG /* watchdog disabled */
  133. /*
  134. * BOOTP options
  135. */
  136. #define CONFIG_BOOTP_SUBNETMASK
  137. #define CONFIG_BOOTP_GATEWAY
  138. #define CONFIG_BOOTP_HOSTNAME
  139. #define CONFIG_BOOTP_BOOTPATH
  140. #define CONFIG_BOOTP_BOOTFILESIZE
  141. /*
  142. * Command line configuration.
  143. */
  144. #include <config_cmd_default.h>
  145. #define CONFIG_CMD_BEDBUG
  146. #define CONFIG_CMD_DATE
  147. #define CONFIG_CMD_DHCP
  148. #define CONFIG_CMD_EEPROM
  149. #define CONFIG_CMD_I2C
  150. #define CONFIG_CMD_NFS
  151. #define CONFIG_CMD_SNTP
  152. #ifdef CONFIG_PCI
  153. #define CONFIG_CMD_PCI
  154. #endif
  155. /*
  156. * Miscellaneous configurable options
  157. */
  158. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  159. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  160. #if defined(CONFIG_CMD_KGDB)
  161. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  162. #else
  163. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  164. #endif
  165. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  166. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  167. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  168. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  169. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  170. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  171. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  172. #define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  173. /*
  174. * For booting Linux, the board info and command line data
  175. * have to be in the first 8 MB of memory, since this is
  176. * the maximum mapped by the Linux kernel during initialization.
  177. */
  178. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  179. /*-----------------------------------------------------------------------
  180. * Flash and Boot ROM mapping
  181. */
  182. #define CONFIG_SYS_BOOTROM_BASE 0xFF800000
  183. #define CONFIG_SYS_BOOTROM_SIZE 0x00080000
  184. #define CONFIG_SYS_FLASH0_BASE 0x40000000
  185. #define CONFIG_SYS_FLASH0_SIZE 0x02000000
  186. #define CONFIG_SYS_DOC_BASE 0xFF800000
  187. #define CONFIG_SYS_DOC_SIZE 0x00100000
  188. /* Flash bank size (for preliminary settings)
  189. */
  190. #define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
  191. /*-----------------------------------------------------------------------
  192. * FLASH organization
  193. */
  194. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  195. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
  196. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  197. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  198. #if 0
  199. /* Start port with environment in flash; switch to EEPROM later */
  200. #define CONFIG_ENV_IS_IN_FLASH 1
  201. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000)
  202. #define CONFIG_ENV_SIZE 0x40000
  203. #define CONFIG_ENV_SECT_SIZE 0x40000
  204. #else
  205. /* Final version: environment in EEPROM */
  206. #define CONFIG_ENV_IS_IN_EEPROM 1
  207. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  208. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  209. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  210. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  211. #define CONFIG_ENV_OFFSET 512
  212. #define CONFIG_ENV_SIZE (2048 - 512)
  213. #endif
  214. /*-----------------------------------------------------------------------
  215. * Hard Reset Configuration Words
  216. *
  217. * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
  218. * defines for the various registers affected by the HRCW e.g. changing
  219. * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
  220. */
  221. #if defined(CONFIG_BOOT_ROM)
  222. #define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  223. #else
  224. #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  225. #endif
  226. /* no slaves so just fill with zeros */
  227. #define CONFIG_SYS_HRCW_SLAVE1 0
  228. #define CONFIG_SYS_HRCW_SLAVE2 0
  229. #define CONFIG_SYS_HRCW_SLAVE3 0
  230. #define CONFIG_SYS_HRCW_SLAVE4 0
  231. #define CONFIG_SYS_HRCW_SLAVE5 0
  232. #define CONFIG_SYS_HRCW_SLAVE6 0
  233. #define CONFIG_SYS_HRCW_SLAVE7 0
  234. /*-----------------------------------------------------------------------
  235. * Internal Memory Mapped Register
  236. */
  237. #define CONFIG_SYS_IMMR 0xF0000000
  238. /*-----------------------------------------------------------------------
  239. * Definitions for initial stack pointer and data area (in DPRAM)
  240. */
  241. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  242. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
  243. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  244. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  245. /*-----------------------------------------------------------------------
  246. * Start addresses for the final memory configuration
  247. * (Set up by the startup code)
  248. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  249. *
  250. * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
  251. * is mapped at SDRAM_BASE2_PRELIM.
  252. */
  253. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  254. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
  255. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  256. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  257. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  258. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  259. # define CONFIG_SYS_RAMBOOT
  260. #endif
  261. #ifdef CONFIG_PCI
  262. #define CONFIG_PCI_PNP
  263. #define CONFIG_EEPRO100
  264. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  265. #endif
  266. /*-----------------------------------------------------------------------
  267. * Cache Configuration
  268. */
  269. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  270. #if defined(CONFIG_CMD_KGDB)
  271. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  272. #endif
  273. /*-----------------------------------------------------------------------
  274. * HIDx - Hardware Implementation-dependent Registers 2-11
  275. *-----------------------------------------------------------------------
  276. * HID0 also contains cache control - initially enable both caches and
  277. * invalidate contents, then the final state leaves only the instruction
  278. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  279. * but Soft reset does not.
  280. *
  281. * HID1 has only read-only information - nothing to set.
  282. */
  283. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  284. HID0_IFEM|HID0_ABE)
  285. #define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  286. #define CONFIG_SYS_HID2 0
  287. /*-----------------------------------------------------------------------
  288. * RMR - Reset Mode Register 5-5
  289. *-----------------------------------------------------------------------
  290. * turn on Checkstop Reset Enable
  291. */
  292. #define CONFIG_SYS_RMR RMR_CSRE
  293. /*-----------------------------------------------------------------------
  294. * BCR - Bus Configuration 4-25
  295. *-----------------------------------------------------------------------
  296. */
  297. #define BCR_APD01 0x10000000
  298. #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  299. /*-----------------------------------------------------------------------
  300. * SIUMCR - SIU Module Configuration 4-31
  301. *-----------------------------------------------------------------------
  302. */
  303. #if 0
  304. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
  305. #else
  306. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
  307. #endif
  308. /*-----------------------------------------------------------------------
  309. * SYPCR - System Protection Control 4-35
  310. * SYPCR can only be written once after reset!
  311. *-----------------------------------------------------------------------
  312. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  313. */
  314. #if defined(CONFIG_WATCHDOG)
  315. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  316. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  317. #else
  318. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  319. SYPCR_SWRI|SYPCR_SWP)
  320. #endif /* CONFIG_WATCHDOG */
  321. /*-----------------------------------------------------------------------
  322. * TMCNTSC - Time Counter Status and Control 4-40
  323. *-----------------------------------------------------------------------
  324. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  325. * and enable Time Counter
  326. */
  327. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  328. /*-----------------------------------------------------------------------
  329. * PISCR - Periodic Interrupt Status and Control 4-42
  330. *-----------------------------------------------------------------------
  331. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  332. * Periodic timer
  333. */
  334. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  335. /*-----------------------------------------------------------------------
  336. * SCCR - System Clock Control 9-8
  337. *-----------------------------------------------------------------------
  338. */
  339. #define CONFIG_SYS_SCCR (SCCR_DFBRG00)
  340. /*-----------------------------------------------------------------------
  341. * RCCR - RISC Controller Configuration 13-7
  342. *-----------------------------------------------------------------------
  343. */
  344. #define CONFIG_SYS_RCCR 0
  345. /*
  346. * Init Memory Controller:
  347. *
  348. * Bank Bus Machine PortSz Device
  349. * ---- --- ------- ------ ------
  350. * 0 60x GPCM 64 bit FLASH
  351. * 1 60x SDRAM 64 bit SDRAM
  352. *
  353. */
  354. /* Initialize SDRAM on local bus
  355. */
  356. #define CONFIG_SYS_INIT_LOCAL_SDRAM
  357. /* Minimum mask to separate preliminary
  358. * address ranges for CS[0:2]
  359. */
  360. #define CONFIG_SYS_MIN_AM_MASK 0xC0000000
  361. /*
  362. * we use the same values for 32 MB and 128 MB SDRAM
  363. * refresh rate = 7.68 uS (100 MHz Bus Clock)
  364. */
  365. #define CONFIG_SYS_MPTPR 0x2000
  366. #define CONFIG_SYS_PSRT 0x16
  367. #define CONFIG_SYS_MRS_OFFS 0x00000000
  368. #if defined(CONFIG_BOOT_ROM)
  369. /*
  370. * Bank 0 - Boot ROM (8 bit wide)
  371. */
  372. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
  373. BRx_PS_8 |\
  374. BRx_MS_GPCM_P |\
  375. BRx_V)
  376. #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
  377. ORxG_CSNT |\
  378. ORxG_ACS_DIV1 |\
  379. ORxG_SCY_5_CLK |\
  380. ORxG_EHTR |\
  381. ORxG_TRLX)
  382. /*
  383. * Bank 1 - Flash (64 bit wide)
  384. */
  385. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  386. BRx_PS_64 |\
  387. BRx_MS_GPCM_P |\
  388. BRx_V)
  389. #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  390. ORxG_CSNT |\
  391. ORxG_ACS_DIV1 |\
  392. ORxG_SCY_5_CLK |\
  393. ORxG_EHTR |\
  394. ORxG_TRLX)
  395. #else /* ! CONFIG_BOOT_ROM */
  396. /*
  397. * Bank 0 - Flash (64 bit wide)
  398. */
  399. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  400. BRx_PS_64 |\
  401. BRx_MS_GPCM_P |\
  402. BRx_V)
  403. #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  404. ORxG_CSNT |\
  405. ORxG_ACS_DIV1 |\
  406. ORxG_SCY_5_CLK |\
  407. ORxG_EHTR |\
  408. ORxG_TRLX)
  409. /*
  410. * Bank 1 - Disk-On-Chip
  411. */
  412. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
  413. BRx_PS_8 |\
  414. BRx_MS_GPCM_P |\
  415. BRx_V)
  416. #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
  417. ORxG_CSNT |\
  418. ORxG_ACS_DIV1 |\
  419. ORxG_SCY_5_CLK |\
  420. ORxG_EHTR |\
  421. ORxG_TRLX)
  422. #endif /* CONFIG_BOOT_ROM */
  423. /* Bank 2 - SDRAM
  424. */
  425. #ifndef CONFIG_SYS_RAMBOOT
  426. #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
  427. BRx_PS_64 |\
  428. BRx_MS_SDRAM_P |\
  429. BRx_V)
  430. /* SDRAM initialization values for 8-column chips
  431. */
  432. #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
  433. ORxS_BPD_4 |\
  434. ORxS_ROWST_PBI0_A9 |\
  435. ORxS_NUMR_12)
  436. #define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
  437. PSDMR_BSMA_A14_A16 |\
  438. PSDMR_SDA10_PBI0_A10 |\
  439. PSDMR_RFRC_7_CLK |\
  440. PSDMR_PRETOACT_2W |\
  441. PSDMR_ACTTORW_2W |\
  442. PSDMR_LDOTOPRE_1C |\
  443. PSDMR_WRC_1C |\
  444. PSDMR_CL_2)
  445. /* SDRAM initialization values for 9-column chips
  446. */
  447. #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
  448. ORxS_BPD_4 |\
  449. ORxS_ROWST_PBI0_A7 |\
  450. ORxS_NUMR_13)
  451. #define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
  452. PSDMR_BSMA_A13_A15 |\
  453. PSDMR_SDA10_PBI0_A9 |\
  454. PSDMR_RFRC_7_CLK |\
  455. PSDMR_PRETOACT_2W |\
  456. PSDMR_ACTTORW_2W |\
  457. PSDMR_LDOTOPRE_1C |\
  458. PSDMR_WRC_1C |\
  459. PSDMR_CL_2)
  460. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL
  461. #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL
  462. #endif /* CONFIG_SYS_RAMBOOT */
  463. #endif /* __CONFIG_H */