M5485EVB.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Configuation settings for the Freescale MCF5485 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5485EVB_H
  29. #define _M5485EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF547x_8x /* define processor family */
  35. #define CONFIG_M548x /* define processor type */
  36. #define CONFIG_M5485 /* define processor type */
  37. #define CONFIG_MCFUART
  38. #define CONFIG_SYS_UART_PORT (0)
  39. #define CONFIG_BAUDRATE 115200
  40. #define CONFIG_HW_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  42. /* Command line configuration */
  43. #include <config_cmd_default.h>
  44. #define CONFIG_CMD_CACHE
  45. #undef CONFIG_CMD_DATE
  46. #define CONFIG_CMD_ELF
  47. #define CONFIG_CMD_FLASH
  48. #define CONFIG_CMD_I2C
  49. #define CONFIG_CMD_MEMORY
  50. #define CONFIG_CMD_MISC
  51. #define CONFIG_CMD_MII
  52. #define CONFIG_CMD_NET
  53. #define CONFIG_CMD_PCI
  54. #define CONFIG_CMD_PING
  55. #define CONFIG_CMD_REGINFO
  56. #define CONFIG_CMD_USB
  57. #define CONFIG_SLTTMR
  58. #define CONFIG_FSLDMAFEC
  59. #ifdef CONFIG_FSLDMAFEC
  60. # define CONFIG_MII 1
  61. # define CONFIG_MII_INIT 1
  62. # define CONFIG_HAS_ETH1
  63. # define CONFIG_SYS_DMA_USE_INTSRAM 1
  64. # define CONFIG_SYS_DISCOVER_PHY
  65. # define CONFIG_SYS_RX_ETH_BUFFER 32
  66. # define CONFIG_SYS_TX_ETH_BUFFER 48
  67. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  68. # define CONFIG_SYS_FEC0_PINMUX 0
  69. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  70. # define CONFIG_SYS_FEC1_PINMUX 0
  71. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
  72. # define MCFFEC_TOUT_LOOP 50000
  73. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  74. # ifndef CONFIG_SYS_DISCOVER_PHY
  75. # define FECDUPLEX FULL
  76. # define FECSPEED _100BASET
  77. # else
  78. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  79. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  80. # endif
  81. # endif /* CONFIG_SYS_DISCOVER_PHY */
  82. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  83. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  84. # define CONFIG_IPADDR 192.162.1.2
  85. # define CONFIG_NETMASK 255.255.255.0
  86. # define CONFIG_SERVERIP 192.162.1.1
  87. # define CONFIG_GATEWAYIP 192.162.1.1
  88. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  89. #endif
  90. #ifdef CONFIG_CMD_USB
  91. # define CONFIG_USB_STORAGE
  92. # define CONFIG_DOS_PARTITION
  93. # define CONFIG_USB_OHCI_NEW
  94. # ifndef CONFIG_CMD_PCI
  95. # define CONFIG_CMD_PCI
  96. # endif
  97. /*# define CONFIG_PCI_OHCI*/
  98. # define CONFIG_SYS_USB_OHCI_REGS_BASE 0x80041000
  99. # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  100. # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
  101. # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
  102. #endif
  103. /* I2C */
  104. #define CONFIG_FSL_I2C
  105. #define CONFIG_HARD_I2C /* I2C with hw support */
  106. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  107. #define CONFIG_SYS_I2C_SPEED 80000
  108. #define CONFIG_SYS_I2C_SLAVE 0x7F
  109. #define CONFIG_SYS_I2C_OFFSET 0x00008F00
  110. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  111. /* PCI */
  112. #ifdef CONFIG_CMD_PCI
  113. #define CONFIG_PCI 1
  114. #define CONFIG_PCI_PNP 1
  115. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  116. #define CONFIG_SYS_PCI_MEM_BUS 0x80000000
  117. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
  118. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  119. #define CONFIG_SYS_PCI_IO_BUS 0x71000000
  120. #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
  121. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
  122. #define CONFIG_SYS_PCI_CFG_BUS 0x70000000
  123. #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
  124. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
  125. #endif
  126. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  127. #define CONFIG_UDP_CHECKSUM
  128. #define CONFIG_HOSTNAME M548xEVB
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "netdev=eth0\0" \
  131. "loadaddr=10000\0" \
  132. "u-boot=u-boot.bin\0" \
  133. "load=tftp ${loadaddr) ${u-boot}\0" \
  134. "upd=run load; run prog\0" \
  135. "prog=prot off bank 1;" \
  136. "era ff800000 ff83ffff;" \
  137. "cp.b ${loadaddr} ff800000 ${filesize};"\
  138. "save\0" \
  139. ""
  140. #define CONFIG_PRAM 512 /* 512 KB */
  141. #define CONFIG_SYS_PROMPT "-> "
  142. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  143. #ifdef CONFIG_CMD_KGDB
  144. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  145. #else
  146. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  147. #endif
  148. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  149. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  150. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  151. #define CONFIG_SYS_LOAD_ADDR 0x00010000
  152. #define CONFIG_SYS_HZ 1000
  153. #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
  154. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
  155. #define CONFIG_SYS_MBAR 0xF0000000
  156. #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
  157. #define CONFIG_SYS_INTSRAMSZ 0x8000
  158. /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
  159. /*
  160. * Low Level Configuration Settings
  161. * (address mappings, register initial values, etc.)
  162. * You should know what you are doing if you make changes here.
  163. */
  164. /*-----------------------------------------------------------------------
  165. * Definitions for initial stack pointer and data area (in DPRAM)
  166. */
  167. #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
  168. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  169. #define CONFIG_SYS_INIT_RAM_CTRL 0x21
  170. #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
  171. #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
  172. #define CONFIG_SYS_INIT_RAM1_CTRL 0x21
  173. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  174. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  175. /*-----------------------------------------------------------------------
  176. * Start addresses for the final memory configuration
  177. * (Set up by the startup code)
  178. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  179. */
  180. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  181. #define CONFIG_SYS_SDRAM_CFG1 0x73711630
  182. #define CONFIG_SYS_SDRAM_CFG2 0x46770000
  183. #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
  184. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  185. #define CONFIG_SYS_SDRAM_MODE 0x018D0000
  186. #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
  187. #ifdef CONFIG_SYS_DRAMSZ1
  188. # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
  189. #else
  190. # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
  191. #endif
  192. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  193. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  194. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  195. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  196. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  197. /* Reserve 256 kB for malloc() */
  198. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  199. /*
  200. * For booting Linux, the board info and command line data
  201. * have to be in the first 8 MB of memory, since this is
  202. * the maximum mapped by the Linux kernel during initialization ??
  203. */
  204. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  205. /*-----------------------------------------------------------------------
  206. * FLASH organization
  207. */
  208. #define CONFIG_SYS_FLASH_CFI
  209. #ifdef CONFIG_SYS_FLASH_CFI
  210. # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  211. # define CONFIG_FLASH_CFI_DRIVER 1
  212. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  213. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  214. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  215. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  216. #ifdef CONFIG_SYS_NOR1SZ
  217. # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  218. # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
  219. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
  220. #else
  221. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  222. # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
  223. #endif
  224. #endif
  225. /* Configuration for environment
  226. * Environment is not embedded in u-boot. First time runing may have env
  227. * crc error warning if there is no correct environment on the flash.
  228. */
  229. #define CONFIG_ENV_OFFSET 0x40000
  230. #define CONFIG_ENV_SECT_SIZE 0x10000
  231. #define CONFIG_ENV_IS_IN_FLASH 1
  232. /*-----------------------------------------------------------------------
  233. * Cache Configuration
  234. */
  235. #define CONFIG_SYS_CACHELINE_SIZE 16
  236. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  237. CONFIG_SYS_INIT_RAM_SIZE - 8)
  238. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  239. CONFIG_SYS_INIT_RAM_SIZE - 4)
  240. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
  241. CF_CACR_IDCM)
  242. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  243. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  244. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  245. CF_ACR_EN | CF_ACR_SM_ALL)
  246. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
  247. CF_CACR_IEC | CF_CACR_ICINVA)
  248. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  249. CF_CACR_DEC | CF_CACR_DDCM_P | \
  250. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  251. /*-----------------------------------------------------------------------
  252. * Chipselect bank definitions
  253. */
  254. /*
  255. * CS0 - NOR Flash 1, 2, 4, or 8MB
  256. * CS1 - NOR Flash
  257. * CS2 - Available
  258. * CS3 - Available
  259. * CS4 - Available
  260. * CS5 - Available
  261. */
  262. #define CONFIG_SYS_CS0_BASE 0xFF800000
  263. #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
  264. #define CONFIG_SYS_CS0_CTRL 0x00101980
  265. #ifdef CONFIG_SYS_NOR1SZ
  266. #define CONFIG_SYS_CS1_BASE 0xE0000000
  267. #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
  268. #define CONFIG_SYS_CS1_CTRL 0x00101D80
  269. #endif
  270. #endif /* _M5485EVB_H */