M5282EVB.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Configuation settings for the Motorola MC5282EVB board.
  3. *
  4. * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef _CONFIG_M5282EVB_H
  28. #define _CONFIG_M5282EVB_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MCF52x2 /* define processor family */
  34. #define CONFIG_M5282 /* define processor type */
  35. #define CONFIG_MCFTMR
  36. #define CONFIG_MCFUART
  37. #define CONFIG_SYS_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
  40. /* Configuration for environment
  41. * Environment is embedded in u-boot in the second sector of the flash
  42. */
  43. #define CONFIG_ENV_ADDR 0xffe04000
  44. #define CONFIG_ENV_SIZE 0x2000
  45. #define CONFIG_ENV_IS_IN_FLASH 1
  46. /*
  47. * BOOTP options
  48. */
  49. #define CONFIG_BOOTP_BOOTFILESIZE
  50. #define CONFIG_BOOTP_BOOTPATH
  51. #define CONFIG_BOOTP_GATEWAY
  52. #define CONFIG_BOOTP_HOSTNAME
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_CACHE
  58. #define CONFIG_CMD_NET
  59. #define CONFIG_CMD_PING
  60. #define CONFIG_CMD_MII
  61. #undef CONFIG_CMD_LOADS
  62. #undef CONFIG_CMD_LOADB
  63. #define CONFIG_MCFFEC
  64. #ifdef CONFIG_MCFFEC
  65. # define CONFIG_MII 1
  66. # define CONFIG_MII_INIT 1
  67. # define CONFIG_SYS_DISCOVER_PHY
  68. # define CONFIG_SYS_RX_ETH_BUFFER 8
  69. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  70. # define CONFIG_SYS_FEC0_PINMUX 0
  71. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  72. # define MCFFEC_TOUT_LOOP 50000
  73. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  74. # ifndef CONFIG_SYS_DISCOVER_PHY
  75. # define FECDUPLEX FULL
  76. # define FECSPEED _100BASET
  77. # else
  78. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  79. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  80. # endif
  81. # endif /* CONFIG_SYS_DISCOVER_PHY */
  82. #endif
  83. #define CONFIG_BOOTDELAY 5
  84. #ifdef CONFIG_MCFFEC
  85. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  86. # define CONFIG_IPADDR 192.162.1.2
  87. # define CONFIG_NETMASK 255.255.255.0
  88. # define CONFIG_SERVERIP 192.162.1.1
  89. # define CONFIG_GATEWAYIP 192.162.1.1
  90. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  91. #endif /* CONFIG_MCFFEC */
  92. #define CONFIG_HOSTNAME M5282EVB
  93. #define CONFIG_EXTRA_ENV_SETTINGS \
  94. "netdev=eth0\0" \
  95. "loadaddr=10000\0" \
  96. "u-boot=u-boot.bin\0" \
  97. "load=tftp ${loadaddr) ${u-boot}\0" \
  98. "upd=run load; run prog\0" \
  99. "prog=prot off ffe00000 ffe3ffff;" \
  100. "era ffe00000 ffe3ffff;" \
  101. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  102. "save\0" \
  103. ""
  104. #define CONFIG_SYS_PROMPT "-> "
  105. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  106. #if defined(CONFIG_CMD_KGDB)
  107. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  108. #else
  109. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  110. #endif
  111. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  112. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  113. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  114. #define CONFIG_SYS_LOAD_ADDR 0x20000
  115. #define CONFIG_SYS_MEMTEST_START 0x400
  116. #define CONFIG_SYS_MEMTEST_END 0x380000
  117. #define CONFIG_SYS_HZ 1000
  118. #define CONFIG_SYS_CLK 64000000
  119. /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
  120. #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
  121. #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. #define CONFIG_SYS_MBAR 0x40000000
  128. /*-----------------------------------------------------------------------
  129. * Definitions for initial stack pointer and data area (in DPRAM)
  130. */
  131. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  132. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  133. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  134. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  135. /*-----------------------------------------------------------------------
  136. * Start addresses for the final memory configuration
  137. * (Set up by the startup code)
  138. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  139. */
  140. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  141. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  142. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  143. #define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
  144. #define CONFIG_SYS_INT_FLASH_ENABLE 0x21
  145. /* If M5282 port is fully implemented the monitor base will be behind
  146. * the vector table. */
  147. #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
  148. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  149. #else
  150. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
  151. #endif
  152. #define CONFIG_SYS_MONITOR_LEN 0x20000
  153. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  154. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  155. /*
  156. * For booting Linux, the board info and command line data
  157. * have to be in the first 8 MB of memory, since this is
  158. * the maximum mapped by the Linux kernel during initialization ??
  159. */
  160. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  161. /*-----------------------------------------------------------------------
  162. * FLASH organization
  163. */
  164. #define CONFIG_SYS_FLASH_CFI
  165. #ifdef CONFIG_SYS_FLASH_CFI
  166. # define CONFIG_FLASH_CFI_DRIVER 1
  167. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  168. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  169. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  170. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  171. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  172. # define CONFIG_SYS_FLASH_CHECKSUM
  173. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * Cache Configuration
  177. */
  178. #define CONFIG_SYS_CACHELINE_SIZE 16
  179. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  180. CONFIG_SYS_INIT_RAM_SIZE - 8)
  181. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  182. CONFIG_SYS_INIT_RAM_SIZE - 4)
  183. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
  184. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  185. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  186. CF_ACR_EN | CF_ACR_SM_ALL)
  187. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
  188. CF_CACR_CEIB | CF_CACR_DBWE | \
  189. CF_CACR_EUSP)
  190. /*-----------------------------------------------------------------------
  191. * Memory bank definitions
  192. */
  193. #define CONFIG_SYS_CS0_BASE 0xFFE00000
  194. #define CONFIG_SYS_CS0_CTRL 0x00001980
  195. #define CONFIG_SYS_CS0_MASK 0x001F0001
  196. /*-----------------------------------------------------------------------
  197. * Port configuration
  198. */
  199. #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
  200. #define CONFIG_SYS_PADDR 0x0000000
  201. #define CONFIG_SYS_PADAT 0x0000000
  202. #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
  203. #define CONFIG_SYS_PBDDR 0x0000000
  204. #define CONFIG_SYS_PBDAT 0x0000000
  205. #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
  206. #define CONFIG_SYS_PCDDR 0x0000000
  207. #define CONFIG_SYS_PCDAT 0x0000000
  208. #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
  209. #define CONFIG_SYS_PCDDR 0x0000000
  210. #define CONFIG_SYS_PCDAT 0x0000000
  211. #define CONFIG_SYS_PEHLPAR 0xC0
  212. #define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
  213. #define CONFIG_SYS_DDRUA 0x05
  214. #define CONFIG_SYS_PJPAR 0xFF
  215. #endif /* _CONFIG_M5282EVB_H */