M5253EVBE.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. * Hayden Fraser (Hayden.Fraser@freescale.com)
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _M5253EVBE_H
  24. #define _M5253EVBE_H
  25. #define CONFIG_MCF52x2 /* define processor family */
  26. #define CONFIG_M5253 /* define processor type */
  27. #define CONFIG_M5253EVBE /* define board type */
  28. #define CONFIG_MCFTMR
  29. #define CONFIG_MCFUART
  30. #define CONFIG_SYS_UART_PORT (0)
  31. #define CONFIG_BAUDRATE 115200
  32. #undef CONFIG_WATCHDOG /* disable watchdog */
  33. #define CONFIG_BOOTDELAY 5
  34. /* Configuration for environment
  35. * Environment is embedded in u-boot in the second sector of the flash
  36. */
  37. #ifndef CONFIG_MONITOR_IS_IN_RAM
  38. #define CONFIG_ENV_OFFSET 0x4000
  39. #define CONFIG_ENV_SECT_SIZE 0x2000
  40. #define CONFIG_ENV_IS_IN_FLASH 1
  41. #else
  42. #define CONFIG_ENV_ADDR 0xffe04000
  43. #define CONFIG_ENV_SECT_SIZE 0x2000
  44. #define CONFIG_ENV_IS_IN_FLASH 1
  45. #endif
  46. /*
  47. * BOOTP options
  48. */
  49. #undef CONFIG_BOOTP_BOOTFILESIZE
  50. #undef CONFIG_BOOTP_BOOTPATH
  51. #undef CONFIG_BOOTP_GATEWAY
  52. #undef CONFIG_BOOTP_HOSTNAME
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_CACHE
  58. #undef CONFIG_CMD_NET
  59. #define CONFIG_CMD_LOADB
  60. #define CONFIG_CMD_LOADS
  61. #define CONFIG_CMD_EXT2
  62. #define CONFIG_CMD_FAT
  63. #define CONFIG_CMD_IDE
  64. #define CONFIG_CMD_MEMORY
  65. #define CONFIG_CMD_MISC
  66. /* ATA */
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_MAC_PARTITION
  69. #define CONFIG_IDE_RESET 1
  70. #define CONFIG_IDE_PREINIT 1
  71. #define CONFIG_ATAPI
  72. #undef CONFIG_LBA48
  73. #define CONFIG_SYS_IDE_MAXBUS 1
  74. #define CONFIG_SYS_IDE_MAXDEVICE 2
  75. #define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
  76. #define CONFIG_SYS_ATA_IDE0_OFFSET 0
  77. #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  78. #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  79. #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  80. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  81. #define CONFIG_SYS_PROMPT "=> "
  82. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  83. #if defined(CONFIG_CMD_KGDB)
  84. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  85. #else
  86. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  87. #endif
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  89. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  90. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  91. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  92. #define CONFIG_SYS_MEMTEST_START 0x400
  93. #define CONFIG_SYS_MEMTEST_END 0x380000
  94. #define CONFIG_SYS_HZ 1000
  95. #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
  96. #define CONFIG_SYS_FAST_CLK
  97. #ifdef CONFIG_SYS_FAST_CLK
  98. # define CONFIG_SYS_PLLCR 0x1243E054
  99. # define CONFIG_SYS_CLK 140000000
  100. #else
  101. # define CONFIG_SYS_PLLCR 0x135a4140
  102. # define CONFIG_SYS_CLK 70000000
  103. #endif
  104. /*
  105. * Low Level Configuration Settings
  106. * (address mappings, register initial values, etc.)
  107. * You should know what you are doing if you make changes here.
  108. */
  109. #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
  110. #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
  111. /*
  112. * Definitions for initial stack pointer and data area (in DPRAM)
  113. */
  114. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  115. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  116. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  117. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  118. /*
  119. * Start addresses for the final memory configuration
  120. * (Set up by the startup code)
  121. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  122. */
  123. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  124. #define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
  125. #ifdef CONFIG_MONITOR_IS_IN_RAM
  126. #define CONFIG_SYS_MONITOR_BASE 0x20000
  127. #else
  128. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  129. #endif
  130. #define CONFIG_SYS_MONITOR_LEN 0x40000
  131. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  132. #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
  133. /*
  134. * For booting Linux, the board info and command line data
  135. * have to be in the first 8 MB of memory, since this is
  136. * the maximum mapped by the Linux kernel during initialization ??
  137. */
  138. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  139. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  140. /* FLASH organization */
  141. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  142. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  143. #define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  144. #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
  145. #define CONFIG_SYS_FLASH_CFI 1
  146. #define CONFIG_FLASH_CFI_DRIVER 1
  147. #define CONFIG_SYS_FLASH_SIZE 0x200000
  148. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  149. /* Cache Configuration */
  150. #define CONFIG_SYS_CACHELINE_SIZE 16
  151. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  152. CONFIG_SYS_INIT_RAM_SIZE - 8)
  153. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  154. CONFIG_SYS_INIT_RAM_SIZE - 4)
  155. #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
  156. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
  157. CF_ADDRMASK(2) | \
  158. CF_ACR_EN | CF_ACR_SM_ALL)
  159. #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
  160. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  161. CF_ACR_EN | CF_ACR_SM_ALL)
  162. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
  163. CF_CACR_DBWE)
  164. /* Port configuration */
  165. #define CONFIG_SYS_FECI2C 0xF0
  166. #define CONFIG_SYS_CS0_BASE 0xFFE00000
  167. #define CONFIG_SYS_CS0_MASK 0x001F0021
  168. #define CONFIG_SYS_CS0_CTRL 0x00001D80
  169. /*-----------------------------------------------------------------------
  170. * Port configuration
  171. */
  172. #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
  173. #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
  174. #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
  175. #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
  176. #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
  177. #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
  178. #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
  179. #endif /* _M5253EVB_H */