ETX094.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  33. #define CONFIG_ETX094 1 /* ...on a ETX_094 board */
  34. #define CONFIG_SYS_TEXT_BASE 0x40000000
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 57600
  39. #if 0
  40. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  41. #else
  42. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  43. #endif
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #define CONFIG_BOARD_TYPES 1 /* support board types */
  46. #define CONFIG_FLASH_16BIT /* for board with 16bit wide flash */
  47. #undef SB_ETX094 /* only for SB-Board with 16MB SDRAM */
  48. #define CONFIG_BOOTP_RANDOM_DELAY /* graceful BOOTP recovery mode */
  49. #define CONFIG_ETHADDR 08:00:06:00:00:00
  50. #ifdef CONFIG_ETHADDR
  51. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1 /* default MAC can be overwritten once */
  52. #endif
  53. #undef CONFIG_BOOTARGS
  54. #define CONFIG_RAMBOOTCOMMAND \
  55. "bootp; " \
  56. "setenv bootargs root=/dev/ram rw ramdisk_size=4690 " \
  57. "U-Boot_version=U-Boot-1.0.x-Date " \
  58. "panic=1 " \
  59. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  60. "bootm"
  61. #define CONFIG_NFSBOOTCOMMAND \
  62. "bootp; " \
  63. "setenv bootargs root=/dev/nfs rw nfsroot=${nfsip}:${rootpath} " \
  64. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  65. "bootm"
  66. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  67. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  68. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  69. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  70. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  71. /*
  72. * BOOTP options
  73. */
  74. #define CONFIG_BOOTP_SUBNETMASK
  75. #define CONFIG_BOOTP_GATEWAY
  76. #define CONFIG_BOOTP_HOSTNAME
  77. #define CONFIG_BOOTP_BOOTPATH
  78. #define CONFIG_BOOTP_BOOTFILESIZE
  79. /*
  80. * Command line configuration.
  81. */
  82. #include <config_cmd_default.h>
  83. /*
  84. * Miscellaneous configurable options
  85. */
  86. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  87. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  88. #if defined(CONFIG_CMD_KGDB)
  89. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  90. #else
  91. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  92. #endif
  93. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  94. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  95. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  96. #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
  97. #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  98. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  99. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. /*
  101. * Low Level Configuration Settings
  102. * (address mappings, register initial values, etc.)
  103. * You should know what you are doing if you make changes here.
  104. */
  105. /*-----------------------------------------------------------------------
  106. * Internal Memory Mapped Register
  107. */
  108. #define CONFIG_SYS_IMMR 0xFFF00000
  109. /*-----------------------------------------------------------------------
  110. * Definitions for initial stack pointer and data area (in DPRAM)
  111. */
  112. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  113. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  114. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  115. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  116. /*-----------------------------------------------------------------------
  117. * Start addresses for the final memory configuration
  118. * (Set up by the startup code)
  119. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  120. */
  121. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  122. #define CONFIG_SYS_FLASH_BASE 0x40000000
  123. #ifdef DEBUG
  124. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  125. #else
  126. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  127. #endif
  128. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  129. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  130. /*
  131. * For booting Linux, the board info and command line data
  132. * have to be in the first 8 MB of memory, since this is
  133. * the maximum mapped by the Linux kernel during initialization.
  134. */
  135. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  136. /*-----------------------------------------------------------------------
  137. * FLASH organization
  138. */
  139. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  140. #define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  141. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  142. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  143. #define CONFIG_ENV_IS_IN_FLASH 1
  144. #ifdef CONFIG_FLASH_16BIT
  145. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  146. #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
  147. #else
  148. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  149. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  150. #endif
  151. /*-----------------------------------------------------------------------
  152. * Hardware Information Block
  153. */
  154. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  155. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  156. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  157. /*-----------------------------------------------------------------------
  158. * Cache Configuration
  159. */
  160. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  161. #if defined(CONFIG_CMD_KGDB)
  162. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SYPCR - System Protection Control 11-9
  166. * SYPCR can only be written once after reset!
  167. *-----------------------------------------------------------------------
  168. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  169. */
  170. #if defined(CONFIG_WATCHDOG)
  171. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  172. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  173. #else
  174. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  175. #endif /* CONFIG_WATCHDOG */
  176. /*-----------------------------------------------------------------------
  177. * SIUMCR - SIU Module Configuration 11-6
  178. *-----------------------------------------------------------------------
  179. * PCMCIA config., multi-function pin tri-state
  180. */
  181. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  182. /*-----------------------------------------------------------------------
  183. * TBSCR - Time Base Status and Control 11-26
  184. *-----------------------------------------------------------------------
  185. * Clear Reference Interrupt Status, Timebase freezing enabled
  186. */
  187. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  188. /*-----------------------------------------------------------------------
  189. * RTCSC - Real-Time Clock Status and Control Register 11-27
  190. *-----------------------------------------------------------------------
  191. */
  192. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  193. /*-----------------------------------------------------------------------
  194. * PISCR - Periodic Interrupt Status and Control 11-31
  195. *-----------------------------------------------------------------------
  196. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  197. */
  198. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  199. /*-----------------------------------------------------------------------
  200. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  201. *-----------------------------------------------------------------------
  202. * Reset PLL lock status sticky bit, timer expired status bit and timer
  203. * interrupt status bit - leave PLL multiplication factor unchanged !
  204. */
  205. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  206. /*-----------------------------------------------------------------------
  207. * SCCR - System Clock and reset Control Register 15-27
  208. *-----------------------------------------------------------------------
  209. * Set clock output, timebase and RTC source and divider,
  210. * power management and some other internal clocks
  211. */
  212. #define SCCR_MASK SCCR_EBDF11
  213. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  214. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  215. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  216. SCCR_DFALCD00)
  217. /*-----------------------------------------------------------------------
  218. * PCMCIA stuff
  219. *-----------------------------------------------------------------------
  220. *
  221. */
  222. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  223. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  224. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  225. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  226. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  227. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  228. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  229. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  230. /*-----------------------------------------------------------------------
  231. *
  232. *-----------------------------------------------------------------------
  233. *
  234. */
  235. #define CONFIG_SYS_DER 0
  236. /*
  237. * Init Memory Controller:
  238. *
  239. * BR0/1 and OR0/1 (FLASH)
  240. */
  241. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  242. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  243. /* used to re-map FLASH both when starting from SRAM or FLASH:
  244. * restrict access enough to keep SRAM working (if any)
  245. * but not too much to meddle with FLASH accesses
  246. */
  247. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  248. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  249. /* FLASH timing: ACS = 11, TRLX = 1, CSNT = 0, SCY = 2, EHTR = 0 */
  250. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | \
  251. OR_SCY_2_CLK | OR_TRLX )
  252. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  253. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  254. #ifdef CONFIG_FLASH_16BIT /* 16 bit data port */
  255. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
  256. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
  257. #else /* 32 bit data port */
  258. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_32)
  259. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V | BR_PS_32)
  260. #endif /* CONFIG_FLASH_16BIT */
  261. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  262. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  263. /*
  264. * BR2/3 and OR2/3 (SDRAM)
  265. *
  266. */
  267. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  268. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  269. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  270. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  271. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  272. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  273. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  274. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  275. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  276. /*
  277. * Memory Periodic Timer Prescaler
  278. */
  279. /* periodic timer for refresh */
  280. #define CONFIG_SYS_MAMR_PTA 23 /* start with divider for 100 MHz */
  281. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  282. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  283. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  284. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  285. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  286. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  287. /*
  288. * MAMR settings for SDRAM
  289. */
  290. /* 8 column SDRAM */
  291. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  292. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  293. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_1X)
  294. /* 9 column SDRAM */
  295. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  296. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  297. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_1X)
  298. #endif /* __CONFIG_H */