immap_85xx.h 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  5. *
  6. * Copyright(c) 2002,2003 Motorola Inc.
  7. * Xianghua Xiao (x.xiao@motorola.com)
  8. *
  9. */
  10. #ifndef __IMMAP_85xx__
  11. #define __IMMAP_85xx__
  12. #include <asm/types.h>
  13. #include <asm/fsl_dma.h>
  14. #include <asm/fsl_i2c.h>
  15. #include <asm/fsl_lbc.h>
  16. /*
  17. * Local-Access Registers and ECM Registers(0x0000-0x2000)
  18. */
  19. typedef struct ccsr_local_ecm {
  20. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  21. char res1[4];
  22. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  23. char res2[4];
  24. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  25. char res3[12];
  26. uint bptr; /* 0x20 - Boot Page Translation Register */
  27. char res4[3044];
  28. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  29. char res5[4];
  30. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  31. char res6[20];
  32. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  33. char res7[4];
  34. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  35. char res8[20];
  36. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  37. char res9[4];
  38. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  39. char res10[20];
  40. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  41. char res11[4];
  42. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  43. char res12[20];
  44. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  45. char res13[4];
  46. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  47. char res14[20];
  48. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  49. char res15[4];
  50. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  51. char res16[20];
  52. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  53. char res17[4];
  54. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  55. char res18[20];
  56. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  57. char res19[4];
  58. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  59. char res19_8a[20];
  60. uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
  61. char res19_8b[4];
  62. uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
  63. char res19_9a[20];
  64. uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
  65. char res19_9b[4];
  66. uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
  67. char res19_10a[20];
  68. uint lawbar10; /* 0xd48 - Local Access Window 10 Base Address Register */
  69. char res19_10b[4];
  70. uint lawar10; /* 0xd50 - Local Access Window 10 Attributes Register */
  71. char res19_11a[20];
  72. uint lawbar11; /* 0xd68 - Local Access Window 11 Base Address Register */
  73. char res19_11b[4];
  74. uint lawar11; /* 0xd70 - Local Access Window 11 Attributes Register */
  75. char res20[652];
  76. uint eebacr; /* 0x1000 - ECM CCB Address Configuration Register */
  77. char res21[12];
  78. uint eebpcr; /* 0x1010 - ECM CCB Port Configuration Register */
  79. char res22[3564];
  80. uint eedr; /* 0x1e00 - ECM Error Detect Register */
  81. char res23[4];
  82. uint eeer; /* 0x1e08 - ECM Error Enable Register */
  83. uint eeatr; /* 0x1e0c - ECM Error Attributes Capture Register */
  84. uint eeadr; /* 0x1e10 - ECM Error Address Capture Register */
  85. char res24[492];
  86. } ccsr_local_ecm_t;
  87. /*
  88. * DDR memory controller registers(0x2000-0x3000)
  89. */
  90. typedef struct ccsr_ddr {
  91. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  92. char res1[4];
  93. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  94. char res2[4];
  95. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  96. char res3[4];
  97. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  98. char res4[100];
  99. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  100. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  101. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  102. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  103. char res4a[48];
  104. uint cs0_config_2; /* 0x20c0 - DDR Chip Select Configuration 2 */
  105. uint cs1_config_2; /* 0x20c4 - DDR Chip Select Configuration 2 */
  106. uint cs2_config_2; /* 0x20c8 - DDR Chip Select Configuration 2 */
  107. uint cs3_config_2; /* 0x20cc - DDR Chip Select Configuration 2 */
  108. char res5[48];
  109. uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */
  110. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  111. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  112. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  113. uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration */
  114. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  115. uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration */
  116. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2*/
  117. uint sdram_md_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  118. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  119. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data initialization */
  120. char res6[4];
  121. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  122. char res7[20];
  123. uint init_addr; /* 0x2148 - DDR training initialization address */
  124. uint init_ext_addr; /* 0x214C - DDR training initialization extended address */
  125. char res8_1[16];
  126. uint timing_cfg_4; /* 0x2160 - DDR SDRAM Timing Configuration Register 4 */
  127. uint timing_cfg_5; /* 0x2164 - DDR SDRAM Timing Configuration Register 5 */
  128. char reg8_1a[8];
  129. uint ddr_zq_cntl; /* 0x2170 - DDR ZQ calibration control*/
  130. uint ddr_wrlvl_cntl; /* 0x2174 - DDR write leveling control*/
  131. char reg8_1aa[4];
  132. uint ddr_sr_cntr; /* 0x217C - DDR self refresh counter */
  133. uint ddr_sdram_rcw_1; /* 0x2180 - DDR Register Control Words 1 */
  134. uint ddr_sdram_rcw_2; /* 0x2184 - DDR Register Control Words 2 */
  135. char res8_1b[2456];
  136. uint ddr_dsr1; /* 0x2B20 - DDR Debug Status Register 1 */
  137. uint ddr_dsr2; /* 0x2B24 - DDR Debug Status Register 2 */
  138. uint ddr_cdr1; /* 0x2B28 - DDR Control Driver Register 1 */
  139. uint ddr_cdr2; /* 0x2B2C - DDR Control Driver Register 2 */
  140. char res8_1c[200];
  141. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  142. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  143. char res8_2[512];
  144. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  145. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  146. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  147. char res9[20];
  148. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  149. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  150. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  151. char res10[20];
  152. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  153. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  154. uint err_int_en; /* 0x2e48 - DDR */
  155. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  156. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  157. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  158. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  159. char res11[164];
  160. uint debug_1; /* 0x2f00 */
  161. uint debug_2;
  162. uint debug_3;
  163. uint debug_4;
  164. char res12[240];
  165. } ccsr_ddr_t;
  166. /*
  167. * I2C Registers(0x3000-0x4000)
  168. */
  169. typedef struct ccsr_i2c {
  170. struct fsl_i2c i2c[1];
  171. u8 res[4096 - 1 * sizeof(struct fsl_i2c)];
  172. } ccsr_i2c_t;
  173. #if defined(CONFIG_MPC8540) \
  174. || defined(CONFIG_MPC8541) \
  175. || defined(CONFIG_MPC8548) \
  176. || defined(CONFIG_MPC8555)
  177. /* DUART Registers(0x4000-0x5000) */
  178. typedef struct ccsr_duart {
  179. char res1[1280];
  180. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  181. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  182. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  183. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  184. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  185. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  186. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  187. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  188. char res2[8];
  189. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  190. char res3[239];
  191. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  192. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  193. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  194. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  195. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  196. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  197. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  198. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  199. char res4[8];
  200. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  201. char res5[2543];
  202. } ccsr_duart_t;
  203. #else /* MPC8560 uses UART on its CPM */
  204. typedef struct ccsr_duart {
  205. char res[4096];
  206. } ccsr_duart_t;
  207. #endif
  208. /* Local Bus Controller Registers(0x5000-0x6000) */
  209. /* Omitting OCeaN(0x6000) and Reserved(0x7000) block */
  210. typedef struct ccsr_lbc {
  211. uint br0; /* 0x5000 - LBC Base Register 0 */
  212. uint or0; /* 0x5004 - LBC Options Register 0 */
  213. uint br1; /* 0x5008 - LBC Base Register 1 */
  214. uint or1; /* 0x500c - LBC Options Register 1 */
  215. uint br2; /* 0x5010 - LBC Base Register 2 */
  216. uint or2; /* 0x5014 - LBC Options Register 2 */
  217. uint br3; /* 0x5018 - LBC Base Register 3 */
  218. uint or3; /* 0x501c - LBC Options Register 3 */
  219. uint br4; /* 0x5020 - LBC Base Register 4 */
  220. uint or4; /* 0x5024 - LBC Options Register 4 */
  221. uint br5; /* 0x5028 - LBC Base Register 5 */
  222. uint or5; /* 0x502c - LBC Options Register 5 */
  223. uint br6; /* 0x5030 - LBC Base Register 6 */
  224. uint or6; /* 0x5034 - LBC Options Register 6 */
  225. uint br7; /* 0x5038 - LBC Base Register 7 */
  226. uint or7; /* 0x503c - LBC Options Register 7 */
  227. char res1[40];
  228. uint mar; /* 0x5068 - LBC UPM Address Register */
  229. char res2[4];
  230. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  231. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  232. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  233. char res3[8];
  234. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  235. uint mdr; /* 0x5088 - LBC UPM Data Register */
  236. char res4[8];
  237. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  238. char res5[8];
  239. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  240. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  241. char res6[8];
  242. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  243. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  244. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  245. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  246. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  247. char res7[12];
  248. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  249. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  250. char res8[3880];
  251. } ccsr_lbc_t;
  252. /*
  253. * eSPI Registers(0x7000-0x8000)
  254. */
  255. typedef struct ccsr_espi {
  256. uint mode; /* 0x00 - eSPI mode register */
  257. uint event; /* 0x04 - eSPI event register */
  258. uint mask; /* 0x08 - eSPI mask register */
  259. uint com; /* 0x0c - eSPI command register */
  260. uint tx; /* 0x10 - eSPI transmit FIFO access register */
  261. uint rx; /* 0x14 - eSPI receive FIFO access register */
  262. char res1[8]; /* reserved */
  263. uint csmode[4]; /* 0x20 - 0x2c: sSPI CS0/1/2/3 mode register */
  264. char res2[4048]; /* fill up to 0x1000 */
  265. } ccsr_espi_t;
  266. /*
  267. * PCI Registers(0x8000-0x9000)
  268. */
  269. typedef struct ccsr_pcix {
  270. uint cfg_addr; /* 0x8000 - PCIX Configuration Address Register */
  271. uint cfg_data; /* 0x8004 - PCIX Configuration Data Register */
  272. uint int_ack; /* 0x8008 - PCIX Interrupt Acknowledge Register */
  273. char res1[3060];
  274. uint potar0; /* 0x8c00 - PCIX Outbound Transaction Address Register 0 */
  275. uint potear0; /* 0x8c04 - PCIX Outbound Translation Extended Address Register 0 */
  276. uint powbar0; /* 0x8c08 - PCIX Outbound Window Base Address Register 0 */
  277. uint powbear0; /* 0x8c0c - PCIX Outbound Window Base Extended Address Register 0 */
  278. uint powar0; /* 0x8c10 - PCIX Outbound Window Attributes Register 0 */
  279. char res2[12];
  280. uint potar1; /* 0x8c20 - PCIX Outbound Transaction Address Register 1 */
  281. uint potear1; /* 0x8c24 - PCIX Outbound Translation Extended Address Register 1 */
  282. uint powbar1; /* 0x8c28 - PCIX Outbound Window Base Address Register 1 */
  283. uint powbear1; /* 0x8c2c - PCIX Outbound Window Base Extended Address Register 1 */
  284. uint powar1; /* 0x8c30 - PCIX Outbound Window Attributes Register 1 */
  285. char res3[12];
  286. uint potar2; /* 0x8c40 - PCIX Outbound Transaction Address Register 2 */
  287. uint potear2; /* 0x8c44 - PCIX Outbound Translation Extended Address Register 2 */
  288. uint powbar2; /* 0x8c48 - PCIX Outbound Window Base Address Register 2 */
  289. uint powbear2; /* 0x8c4c - PCIX Outbound Window Base Extended Address Register 2 */
  290. uint powar2; /* 0x8c50 - PCIX Outbound Window Attributes Register 2 */
  291. char res4[12];
  292. uint potar3; /* 0x8c60 - PCIX Outbound Transaction Address Register 3 */
  293. uint potear3; /* 0x8c64 - PCIX Outbound Translation Extended Address Register 3 */
  294. uint powbar3; /* 0x8c68 - PCIX Outbound Window Base Address Register 3 */
  295. uint powbear3; /* 0x8c6c - PCIX Outbound Window Base Extended Address Register 3 */
  296. uint powar3; /* 0x8c70 - PCIX Outbound Window Attributes Register 3 */
  297. char res5[12];
  298. uint potar4; /* 0x8c80 - PCIX Outbound Transaction Address Register 4 */
  299. uint potear4; /* 0x8c84 - PCIX Outbound Translation Extended Address Register 4 */
  300. uint powbar4; /* 0x8c88 - PCIX Outbound Window Base Address Register 4 */
  301. uint powbear4; /* 0x8c8c - PCIX Outbound Window Base Extended Address Register 4 */
  302. uint powar4; /* 0x8c90 - PCIX Outbound Window Attributes Register 4 */
  303. char res6[268];
  304. uint pitar3; /* 0x8da0 - PCIX Inbound Translation Address Register 3 */
  305. uint pitear3; /* 0x8da4 - PCIX Inbound Translation Extended Address Register 3 */
  306. uint piwbar3; /* 0x8da8 - PCIX Inbound Window Base Address Register 3 */
  307. uint piwbear3; /* 0x8dac - PCIX Inbound Window Base Extended Address Register 3 */
  308. uint piwar3; /* 0x8db0 - PCIX Inbound Window Attributes Register 3 */
  309. char res7[12];
  310. uint pitar2; /* 0x8dc0 - PCIX Inbound Translation Address Register 2 */
  311. uint pitear2; /* 0x8dc4 - PCIX Inbound Translation Extended Address Register 2 */
  312. uint piwbar2; /* 0x8dc8 - PCIX Inbound Window Base Address Register 2 */
  313. uint piwbear2; /* 0x8dcc - PCIX Inbound Window Base Extended Address Register 2 */
  314. uint piwar2; /* 0x8dd0 - PCIX Inbound Window Attributes Register 2 */
  315. char res8[12];
  316. uint pitar1; /* 0x8de0 - PCIX Inbound Translation Address Register 1 */
  317. uint pitear1; /* 0x8de4 - PCIX Inbound Translation Extended Address Register 1 */
  318. uint piwbar1; /* 0x8de8 - PCIX Inbound Window Base Address Register 1 */
  319. char res9[4];
  320. uint piwar1; /* 0x8df0 - PCIX Inbound Window Attributes Register 1 */
  321. char res10[12];
  322. uint pedr; /* 0x8e00 - PCIX Error Detect Register */
  323. uint pecdr; /* 0x8e04 - PCIX Error Capture Disable Register */
  324. uint peer; /* 0x8e08 - PCIX Error Enable Register */
  325. uint peattrcr; /* 0x8e0c - PCIX Error Attributes Capture Register */
  326. uint peaddrcr; /* 0x8e10 - PCIX Error Address Capture Register */
  327. uint peextaddrcr; /* 0x8e14 - PCIX Error Extended Address Capture Register */
  328. uint pedlcr; /* 0x8e18 - PCIX Error Data Low Capture Register */
  329. uint pedhcr; /* 0x8e1c - PCIX Error Error Data High Capture Register */
  330. uint gas_timr; /* 0x8e20 - PCIX Gasket Timer Register */
  331. char res11[476];
  332. } ccsr_pcix_t;
  333. typedef struct ccsr_gpio {
  334. uint gpdir;
  335. uint gpodr;
  336. uint gpdat;
  337. uint gpier;
  338. uint gpimr;
  339. uint gpicr;
  340. } ccsr_gpio_t;
  341. #define PCIX_COMMAND 0x62
  342. #define POWAR_EN 0x80000000
  343. #define POWAR_IO_READ 0x00080000
  344. #define POWAR_MEM_READ 0x00040000
  345. #define POWAR_IO_WRITE 0x00008000
  346. #define POWAR_MEM_WRITE 0x00004000
  347. #define POWAR_MEM_512M 0x0000001c
  348. #define POWAR_IO_1M 0x00000013
  349. #define PIWAR_EN 0x80000000
  350. #define PIWAR_PF 0x20000000
  351. #define PIWAR_LOCAL 0x00f00000
  352. #define PIWAR_READ_SNOOP 0x00050000
  353. #define PIWAR_WRITE_SNOOP 0x00005000
  354. #define PIWAR_MEM_2G 0x0000001e
  355. /*
  356. * L2 Cache Registers(0x2_0000-0x2_1000)
  357. */
  358. typedef struct ccsr_l2cache {
  359. uint l2ctl; /* 0x20000 - L2 configuration register 0 */
  360. char res1[12];
  361. uint l2cewar0; /* 0x20010 - L2 cache external write address register 0 */
  362. char res2[4];
  363. uint l2cewcr0; /* 0x20018 - L2 cache external write control register 0 */
  364. char res3[4];
  365. uint l2cewar1; /* 0x20020 - L2 cache external write address register 1 */
  366. char res4[4];
  367. uint l2cewcr1; /* 0x20028 - L2 cache external write control register 1 */
  368. char res5[4];
  369. uint l2cewar2; /* 0x20030 - L2 cache external write address register 2 */
  370. char res6[4];
  371. uint l2cewcr2; /* 0x20038 - L2 cache external write control register 2 */
  372. char res7[4];
  373. uint l2cewar3; /* 0x20040 - L2 cache external write address register 3 */
  374. char res8[4];
  375. uint l2cewcr3; /* 0x20048 - L2 cache external write control register 3 */
  376. char res9[180];
  377. uint l2srbar0; /* 0x20100 - L2 memory-mapped SRAM base address register 0 */
  378. char res10[4];
  379. uint l2srbar1; /* 0x20108 - L2 memory-mapped SRAM base address register 1 */
  380. char res11[3316];
  381. uint l2errinjhi; /* 0x20e00 - L2 error injection mask high register */
  382. uint l2errinjlo; /* 0x20e04 - L2 error injection mask low register */
  383. uint l2errinjctl; /* 0x20e08 - L2 error injection tag/ECC control register */
  384. char res12[20];
  385. uint l2captdatahi; /* 0x20e20 - L2 error data high capture register */
  386. uint l2captdatalo; /* 0x20e24 - L2 error data low capture register */
  387. uint l2captecc; /* 0x20e28 - L2 error ECC capture register */
  388. char res13[20];
  389. uint l2errdet; /* 0x20e40 - L2 error detect register */
  390. uint l2errdis; /* 0x20e44 - L2 error disable register */
  391. uint l2errinten; /* 0x20e48 - L2 error interrupt enable register */
  392. uint l2errattr; /* 0x20e4c - L2 error attributes capture register */
  393. uint l2erraddr; /* 0x20e50 - L2 error address capture register */
  394. char res14[4];
  395. uint l2errctl; /* 0x20e58 - L2 error control register */
  396. char res15[420];
  397. } ccsr_l2cache_t;
  398. #define MPC85xx_L2CTL_L2E 0x80000000
  399. #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000
  400. #define MPC85xx_L2ERRDIS_MBECC 0x00000008
  401. #define MPC85xx_L2ERRDIS_SBECC 0x00000004
  402. /*
  403. * DMA Registers(0x2_1000-0x2_2000)
  404. */
  405. typedef struct ccsr_dma {
  406. char res1[256];
  407. struct fsl_dma dma[4];
  408. uint dgsr; /* 0x21300 - DMA General Status Register */
  409. char res2[11516];
  410. } ccsr_dma_t;
  411. /*
  412. * tsec1 tsec2: 24000-26000
  413. */
  414. typedef struct ccsr_tsec {
  415. char res1[16];
  416. uint ievent; /* 0x24010 - Interrupt Event Register */
  417. uint imask; /* 0x24014 - Interrupt Mask Register */
  418. uint edis; /* 0x24018 - Error Disabled Register */
  419. char res2[4];
  420. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  421. uint minflr; /* 0x24024 - Minimum Frame Length Register */
  422. uint ptv; /* 0x24028 - Pause Time Value Register */
  423. uint dmactrl; /* 0x2402c - DMA Control Register */
  424. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  425. char res3[88];
  426. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  427. char res4[8];
  428. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  429. uint fifo_tx_starve_shutoff; /* 0x2409c - FIFO transmit starve shutoff register */
  430. char res5[96];
  431. uint tctrl; /* 0x24100 - Transmit Control Register */
  432. uint tstat; /* 0x24104 - Transmit Status Register */
  433. char res6[4];
  434. uint tbdlen; /* 0x2410c - Transmit Buffer Descriptor Data Length Register */
  435. char res7[16];
  436. uint ctbptrh; /* 0x24120 - Current Transmit Buffer Descriptor Pointer High Register */
  437. uint ctbptr; /* 0x24124 - Current Transmit Buffer Descriptor Pointer Register */
  438. char res8[88];
  439. uint tbptrh; /* 0x24180 - Transmit Buffer Descriptor Pointer High Register */
  440. uint tbptr; /* 0x24184 - Transmit Buffer Descriptor Pointer Low Register */
  441. char res9[120];
  442. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  443. uint tbase; /* 0x24204 - Transmit Descriptor Base Address Register */
  444. char res10[168];
  445. uint ostbd; /* 0x242b0 - Out-of-Sequence Transmit Buffer Descriptor Register */
  446. uint ostbdp; /* 0x242b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */
  447. uint os32tbdp; /* 0x242b8 - Out-of-Sequence 32 Bytes Transmit Data Buffer Pointer Low Register */
  448. uint os32iptrh; /* 0x242bc - Out-of-Sequence 32 Bytes Transmit Insert Pointer High Register */
  449. uint os32iptrl; /* 0x242c0 - Out-of-Sequence 32 Bytes Transmit Insert Pointer Low Register */
  450. uint os32tbdr; /* 0x242c4 - Out-of-Sequence 32 Bytes Transmit Reserved Register */
  451. uint os32iil; /* 0x242c8 - Out-of-Sequence 32 Bytes Transmit Insert Index/Length Register */
  452. char res11[52];
  453. uint rctrl; /* 0x24300 - Receive Control Register */
  454. uint rstat; /* 0x24304 - Receive Status Register */
  455. char res12[4];
  456. uint rbdlen; /* 0x2430c - RxBD Data Length Register */
  457. char res13[16];
  458. uint crbptrh; /* 0x24320 - Current Receive Buffer Descriptor Pointer High */
  459. uint crbptr; /* 0x24324 - Current Receive Buffer Descriptor Pointer */
  460. char res14[24];
  461. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  462. uint mrblr2r3; /* 0x24344 - Maximum Receive Buffer Length R2R3 Register */
  463. char res15[56];
  464. uint rbptrh; /* 0x24380 - Receive Buffer Descriptor Pointer High 0 */
  465. uint rbptr; /* 0x24384 - Receive Buffer Descriptor Pointer */
  466. uint rbptrh1; /* 0x24388 - Receive Buffer Descriptor Pointer High 1 */
  467. uint rbptrl1; /* 0x2438c - Receive Buffer Descriptor Pointer Low 1 */
  468. uint rbptrh2; /* 0x24390 - Receive Buffer Descriptor Pointer High 2 */
  469. uint rbptrl2; /* 0x24394 - Receive Buffer Descriptor Pointer Low 2 */
  470. uint rbptrh3; /* 0x24398 - Receive Buffer Descriptor Pointer High 3 */
  471. uint rbptrl3; /* 0x2439c - Receive Buffer Descriptor Pointer Low 3 */
  472. char res16[96];
  473. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  474. uint rbase; /* 0x24404 - Receive Descriptor Base Address */
  475. uint rbaseh1; /* 0x24408 - Receive Descriptor Base Address High 1 */
  476. uint rbasel1; /* 0x2440c - Receive Descriptor Base Address Low 1 */
  477. uint rbaseh2; /* 0x24410 - Receive Descriptor Base Address High 2 */
  478. uint rbasel2; /* 0x24414 - Receive Descriptor Base Address Low 2 */
  479. uint rbaseh3; /* 0x24418 - Receive Descriptor Base Address High 3 */
  480. uint rbasel3; /* 0x2441c - Receive Descriptor Base Address Low 3 */
  481. char res17[224];
  482. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  483. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  484. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  485. uint hafdup; /* 0x2450c - Half Duplex Register */
  486. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  487. char res18[12];
  488. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  489. uint miimcom; /* 0x24524 - MII Management Command Register */
  490. uint miimadd; /* 0x24528 - MII Management Address Register */
  491. uint miimcon; /* 0x2452c - MII Management Control Register */
  492. uint miimstat; /* 0x24530 - MII Management Status Register */
  493. uint miimind; /* 0x24534 - MII Management Indicator Register */
  494. char res19[4];
  495. uint ifstat; /* 0x2453c - Interface Status Register */
  496. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  497. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  498. char res20[312];
  499. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  500. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  501. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  502. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  503. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  504. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  505. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  506. uint rbyt; /* 0x2469c - Receive Byte Counter */
  507. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  508. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  509. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  510. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  511. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  512. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  513. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  514. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  515. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  516. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  517. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  518. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  519. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  520. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  521. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  522. uint rdrp; /* 0x246dc - Receive Drop Counter */
  523. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  524. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  525. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  526. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  527. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  528. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  529. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  530. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  531. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  532. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  533. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  534. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  535. char res21[4];
  536. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  537. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  538. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  539. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  540. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  541. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  542. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  543. uint car1; /* 0x24730 - Carry Register One */
  544. uint car2; /* 0x24734 - Carry Register Two */
  545. uint cam1; /* 0x24738 - Carry Mask Register One */
  546. uint cam2; /* 0x2473c - Carry Mask Register Two */
  547. char res22[192];
  548. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  549. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  550. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  551. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  552. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  553. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  554. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  555. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  556. char res23[96];
  557. uint gaddr0; /* 0x24880 - Global address register 0 */
  558. uint gaddr1; /* 0x24884 - Global address register 1 */
  559. uint gaddr2; /* 0x24888 - Global address register 2 */
  560. uint gaddr3; /* 0x2488c - Global address register 3 */
  561. uint gaddr4; /* 0x24890 - Global address register 4 */
  562. uint gaddr5; /* 0x24894 - Global address register 5 */
  563. uint gaddr6; /* 0x24898 - Global address register 6 */
  564. uint gaddr7; /* 0x2489c - Global address register 7 */
  565. char res24[96];
  566. uint pmd0; /* 0x24900 - Pattern Match Data Register */
  567. char res25[4];
  568. uint pmask0; /* 0x24908 - Pattern Mask Register */
  569. char res26[4];
  570. uint pcntrl0; /* 0x24910 - Pattern Match Control Register */
  571. char res27[4];
  572. uint pattrb0; /* 0x24918 - Pattern Match Attributes Register */
  573. uint pattrbeli0; /* 0x2491c - Pattern Match Attributes Extract Length and Extract Index Register */
  574. uint pmd1; /* 0x24920 - Pattern Match Data Register */
  575. char res28[4];
  576. uint pmask1; /* 0x24928 - Pattern Mask Register */
  577. char res29[4];
  578. uint pcntrl1; /* 0x24930 - Pattern Match Control Register */
  579. char res30[4];
  580. uint pattrb1; /* 0x24938 - Pattern Match Attributes Register */
  581. uint pattrbeli1; /* 0x2493c - Pattern Match Attributes Extract Length and Extract Index Register */
  582. uint pmd2; /* 0x24940 - Pattern Match Data Register */
  583. char res31[4];
  584. uint pmask2; /* 0x24948 - Pattern Mask Register */
  585. char res32[4];
  586. uint pcntrl2; /* 0x24950 - Pattern Match Control Register */
  587. char res33[4];
  588. uint pattrb2; /* 0x24958 - Pattern Match Attributes Register */
  589. uint pattrbeli2; /* 0x2495c - Pattern Match Attributes Extract Length and Extract Index Register */
  590. uint pmd3; /* 0x24960 - Pattern Match Data Register */
  591. char res34[4];
  592. uint pmask3; /* 0x24968 - Pattern Mask Register */
  593. char res35[4];
  594. uint pcntrl3; /* 0x24970 - Pattern Match Control Register */
  595. char res36[4];
  596. uint pattrb3; /* 0x24978 - Pattern Match Attributes Register */
  597. uint pattrbeli3; /* 0x2497c - Pattern Match Attributes Extract Length and Extract Index Register */
  598. uint pmd4; /* 0x24980 - Pattern Match Data Register */
  599. char res37[4];
  600. uint pmask4; /* 0x24988 - Pattern Mask Register */
  601. char res38[4];
  602. uint pcntrl4; /* 0x24990 - Pattern Match Control Register */
  603. char res39[4];
  604. uint pattrb4; /* 0x24998 - Pattern Match Attributes Register */
  605. uint pattrbeli4; /* 0x2499c - Pattern Match Attributes Extract Length and Extract Index Register */
  606. uint pmd5; /* 0x249a0 - Pattern Match Data Register */
  607. char res40[4];
  608. uint pmask5; /* 0x249a8 - Pattern Mask Register */
  609. char res41[4];
  610. uint pcntrl5; /* 0x249b0 - Pattern Match Control Register */
  611. char res42[4];
  612. uint pattrb5; /* 0x249b8 - Pattern Match Attributes Register */
  613. uint pattrbeli5; /* 0x249bc - Pattern Match Attributes Extract Length and Extract Index Register */
  614. uint pmd6; /* 0x249c0 - Pattern Match Data Register */
  615. char res43[4];
  616. uint pmask6; /* 0x249c8 - Pattern Mask Register */
  617. char res44[4];
  618. uint pcntrl6; /* 0x249d0 - Pattern Match Control Register */
  619. char res45[4];
  620. uint pattrb6; /* 0x249d8 - Pattern Match Attributes Register */
  621. uint pattrbeli6; /* 0x249dc - Pattern Match Attributes Extract Length and Extract Index Register */
  622. uint pmd7; /* 0x249e0 - Pattern Match Data Register */
  623. char res46[4];
  624. uint pmask7; /* 0x249e8 - Pattern Mask Register */
  625. char res47[4];
  626. uint pcntrl7; /* 0x249f0 - Pattern Match Control Register */
  627. char res48[4];
  628. uint pattrb7; /* 0x249f8 - Pattern Match Attributes Register */
  629. uint pattrbeli7; /* 0x249fc - Pattern Match Attributes Extract Length and Extract Index Register */
  630. uint pmd8; /* 0x24a00 - Pattern Match Data Register */
  631. char res49[4];
  632. uint pmask8; /* 0x24a08 - Pattern Mask Register */
  633. char res50[4];
  634. uint pcntrl8; /* 0x24a10 - Pattern Match Control Register */
  635. char res51[4];
  636. uint pattrb8; /* 0x24a18 - Pattern Match Attributes Register */
  637. uint pattrbeli8; /* 0x24a1c - Pattern Match Attributes Extract Length and Extract Index Register */
  638. uint pmd9; /* 0x24a20 - Pattern Match Data Register */
  639. char res52[4];
  640. uint pmask9; /* 0x24a28 - Pattern Mask Register */
  641. char res53[4];
  642. uint pcntrl9; /* 0x24a30 - Pattern Match Control Register */
  643. char res54[4];
  644. uint pattrb9; /* 0x24a38 - Pattern Match Attributes Register */
  645. uint pattrbeli9; /* 0x24a3c - Pattern Match Attributes Extract Length and Extract Index Register */
  646. uint pmd10; /* 0x24a40 - Pattern Match Data Register */
  647. char res55[4];
  648. uint pmask10; /* 0x24a48 - Pattern Mask Register */
  649. char res56[4];
  650. uint pcntrl10; /* 0x24a50 - Pattern Match Control Register */
  651. char res57[4];
  652. uint pattrb10; /* 0x24a58 - Pattern Match Attributes Register */
  653. uint pattrbeli10; /* 0x24a5c - Pattern Match Attributes Extract Length and Extract Index Register */
  654. uint pmd11; /* 0x24a60 - Pattern Match Data Register */
  655. char res58[4];
  656. uint pmask11; /* 0x24a68 - Pattern Mask Register */
  657. char res59[4];
  658. uint pcntrl11; /* 0x24a70 - Pattern Match Control Register */
  659. char res60[4];
  660. uint pattrb11; /* 0x24a78 - Pattern Match Attributes Register */
  661. uint pattrbeli11; /* 0x24a7c - Pattern Match Attributes Extract Length and Extract Index Register */
  662. uint pmd12; /* 0x24a80 - Pattern Match Data Register */
  663. char res61[4];
  664. uint pmask12; /* 0x24a88 - Pattern Mask Register */
  665. char res62[4];
  666. uint pcntrl12; /* 0x24a90 - Pattern Match Control Register */
  667. char res63[4];
  668. uint pattrb12; /* 0x24a98 - Pattern Match Attributes Register */
  669. uint pattrbeli12; /* 0x24a9c - Pattern Match Attributes Extract Length and Extract Index Register */
  670. uint pmd13; /* 0x24aa0 - Pattern Match Data Register */
  671. char res64[4];
  672. uint pmask13; /* 0x24aa8 - Pattern Mask Register */
  673. char res65[4];
  674. uint pcntrl13; /* 0x24ab0 - Pattern Match Control Register */
  675. char res66[4];
  676. uint pattrb13; /* 0x24ab8 - Pattern Match Attributes Register */
  677. uint pattrbeli13; /* 0x24abc - Pattern Match Attributes Extract Length and Extract Index Register */
  678. uint pmd14; /* 0x24ac0 - Pattern Match Data Register */
  679. char res67[4];
  680. uint pmask14; /* 0x24ac8 - Pattern Mask Register */
  681. char res68[4];
  682. uint pcntrl14; /* 0x24ad0 - Pattern Match Control Register */
  683. char res69[4];
  684. uint pattrb14; /* 0x24ad8 - Pattern Match Attributes Register */
  685. uint pattrbeli14; /* 0x24adc - Pattern Match Attributes Extract Length and Extract Index Register */
  686. uint pmd15; /* 0x24ae0 - Pattern Match Data Register */
  687. char res70[4];
  688. uint pmask15; /* 0x24ae8 - Pattern Mask Register */
  689. char res71[4];
  690. uint pcntrl15; /* 0x24af0 - Pattern Match Control Register */
  691. char res72[4];
  692. uint pattrb15; /* 0x24af8 - Pattern Match Attributes Register */
  693. uint pattrbeli15; /* 0x24afc - Pattern Match Attributes Extract Length and Extract Index Register */
  694. char res73[248];
  695. uint attr; /* 0x24bf8 - Attributes Register */
  696. uint attreli; /* 0x24bfc - Attributes Extract Length and Extract Index Register */
  697. char res74[1024];
  698. } ccsr_tsec_t;
  699. /*
  700. * PIC Registers(0x4_0000-0x8_0000)
  701. */
  702. typedef struct ccsr_pic {
  703. char res1[64]; /* 0x40000 */
  704. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  705. char res2[12];
  706. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  707. char res3[12];
  708. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  709. char res4[12];
  710. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  711. char res5[12];
  712. uint ctpr; /* 0x40080 - Current Task Priority Register */
  713. char res6[12];
  714. uint whoami; /* 0x40090 - Who Am I Register */
  715. char res7[12];
  716. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  717. char res8[12];
  718. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  719. char res9[3916];
  720. uint frr; /* 0x41000 - Feature Reporting Register */
  721. char res10[28];
  722. uint gcr; /* 0x41020 - Global Configuration Register */
  723. #define MPC85xx_PICGCR_RST 0x80000000
  724. #define MPC85xx_PICGCR_M 0x20000000
  725. char res11[92];
  726. uint vir; /* 0x41080 - Vendor Identification Register */
  727. char res12[12];
  728. uint pir; /* 0x41090 - Processor Initialization Register */
  729. char res13[12];
  730. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  731. char res14[12];
  732. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  733. char res15[12];
  734. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  735. char res16[12];
  736. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  737. char res17[12];
  738. uint svr; /* 0x410e0 - Spurious Vector Register */
  739. char res18[12];
  740. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  741. char res19[12];
  742. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  743. char res20[12];
  744. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  745. char res21[12];
  746. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  747. char res22[12];
  748. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  749. char res23[12];
  750. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  751. char res24[12];
  752. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  753. char res25[12];
  754. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  755. char res26[12];
  756. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  757. char res27[12];
  758. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  759. char res28[12];
  760. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  761. char res29[12];
  762. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  763. char res30[12];
  764. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  765. char res31[12];
  766. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  767. char res32[12];
  768. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  769. char res33[12];
  770. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  771. char res34[12];
  772. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  773. char res35[268];
  774. uint tcr; /* 0x41300 - Timer Control Register */
  775. char res36[12];
  776. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  777. char res37[12];
  778. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  779. char res38[12];
  780. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  781. char res39[12];
  782. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  783. char res40[188];
  784. uint msgr0; /* 0x41400 - Message Register 0 */
  785. char res41[12];
  786. uint msgr1; /* 0x41410 - Message Register 1 */
  787. char res42[12];
  788. uint msgr2; /* 0x41420 - Message Register 2 */
  789. char res43[12];
  790. uint msgr3; /* 0x41430 - Message Register 3 */
  791. char res44[204];
  792. uint mer; /* 0x41500 - Message Enable Register */
  793. char res45[12];
  794. uint msr; /* 0x41510 - Message Status Register */
  795. char res46[60140];
  796. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  797. char res47[12];
  798. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  799. char res48[12];
  800. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  801. char res49[12];
  802. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  803. char res50[12];
  804. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  805. char res51[12];
  806. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  807. char res52[12];
  808. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  809. char res53[12];
  810. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  811. char res54[12];
  812. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  813. char res55[12];
  814. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  815. char res56[12];
  816. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  817. char res57[12];
  818. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  819. char res58[12];
  820. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  821. char res59[12];
  822. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  823. char res60[12];
  824. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  825. char res61[12];
  826. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  827. char res62[12];
  828. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  829. char res63[12];
  830. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  831. char res64[12];
  832. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  833. char res65[12];
  834. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  835. char res66[12];
  836. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  837. char res67[12];
  838. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  839. char res68[12];
  840. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  841. char res69[12];
  842. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  843. char res70[140];
  844. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  845. char res71[12];
  846. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  847. char res72[12];
  848. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  849. char res73[12];
  850. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  851. char res74[12];
  852. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  853. char res75[12];
  854. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  855. char res76[12];
  856. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  857. char res77[12];
  858. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  859. char res78[12];
  860. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  861. char res79[12];
  862. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  863. char res80[12];
  864. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  865. char res81[12];
  866. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  867. char res82[12];
  868. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  869. char res83[12];
  870. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  871. char res84[12];
  872. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  873. char res85[12];
  874. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  875. char res86[12];
  876. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  877. char res87[12];
  878. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  879. char res88[12];
  880. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  881. char res89[12];
  882. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  883. char res90[12];
  884. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  885. char res91[12];
  886. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  887. char res92[12];
  888. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  889. char res93[12];
  890. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  891. char res94[12];
  892. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  893. char res95[12];
  894. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  895. char res96[12];
  896. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  897. char res97[12];
  898. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  899. char res98[12];
  900. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  901. char res99[12];
  902. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  903. char res100[12];
  904. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  905. char res101[12];
  906. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  907. char res102[12];
  908. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  909. char res103[12];
  910. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  911. char res104[12];
  912. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  913. char res105[12];
  914. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  915. char res106[12];
  916. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  917. char res107[12];
  918. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  919. char res108[12];
  920. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  921. char res109[12];
  922. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  923. char res110[12];
  924. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  925. char res111[12];
  926. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  927. char res112[12];
  928. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  929. char res113[12];
  930. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  931. char res114[12];
  932. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  933. char res115[12];
  934. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  935. char res116[12];
  936. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  937. char res117[12];
  938. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  939. char res118[12];
  940. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  941. char res119[12];
  942. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  943. char res120[12];
  944. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  945. char res121[12];
  946. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  947. char res122[12];
  948. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  949. char res123[12];
  950. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  951. char res124[12];
  952. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  953. char res125[12];
  954. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  955. char res126[12];
  956. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  957. char res127[12];
  958. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  959. char res128[12];
  960. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  961. char res129[12];
  962. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  963. char res130[12];
  964. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  965. char res131[12];
  966. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  967. char res132[12];
  968. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  969. char res133[12];
  970. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  971. char res134[4108];
  972. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  973. char res135[12];
  974. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  975. char res136[12];
  976. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  977. char res137[12];
  978. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  979. char res138[12];
  980. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  981. char res139[12];
  982. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  983. char res140[12];
  984. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  985. char res141[12];
  986. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  987. char res142[59852];
  988. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  989. char res143[12];
  990. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  991. char res144[12];
  992. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  993. char res145[12];
  994. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  995. char res146[12];
  996. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  997. char res147[12];
  998. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  999. char res148[12];
  1000. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1001. char res149[12];
  1002. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1003. char res150[130892];
  1004. } ccsr_pic_t;
  1005. /*
  1006. * CPM Block(0x8_0000-0xc_0000)
  1007. */
  1008. #ifndef CONFIG_CPM2
  1009. typedef struct ccsr_cpm {
  1010. char res[262144];
  1011. } ccsr_cpm_t;
  1012. #else
  1013. /*
  1014. * 0x8000-0x8ffff:DPARM
  1015. * 0x9000-0x90bff: General SIU
  1016. */
  1017. typedef struct ccsr_cpm_siu {
  1018. char res1[80];
  1019. uint smaer;
  1020. uint smser;
  1021. uint smevr;
  1022. char res2[4];
  1023. uint lmaer;
  1024. uint lmser;
  1025. uint lmevr;
  1026. char res3[2964];
  1027. } ccsr_cpm_siu_t;
  1028. /* 0x90c00-0x90cff: Interrupt Controller */
  1029. typedef struct ccsr_cpm_intctl {
  1030. ushort sicr;
  1031. char res1[2];
  1032. uint sivec;
  1033. uint sipnrh;
  1034. uint sipnrl;
  1035. uint siprr;
  1036. uint scprrh;
  1037. uint scprrl;
  1038. uint simrh;
  1039. uint simrl;
  1040. uint siexr;
  1041. char res2[88];
  1042. uint sccr;
  1043. char res3[124];
  1044. } ccsr_cpm_intctl_t;
  1045. /* 0x90d00-0x90d7f: input/output port */
  1046. typedef struct ccsr_cpm_iop {
  1047. uint pdira;
  1048. uint ppara;
  1049. uint psora;
  1050. uint podra;
  1051. uint pdata;
  1052. char res1[12];
  1053. uint pdirb;
  1054. uint pparb;
  1055. uint psorb;
  1056. uint podrb;
  1057. uint pdatb;
  1058. char res2[12];
  1059. uint pdirc;
  1060. uint pparc;
  1061. uint psorc;
  1062. uint podrc;
  1063. uint pdatc;
  1064. char res3[12];
  1065. uint pdird;
  1066. uint ppard;
  1067. uint psord;
  1068. uint podrd;
  1069. uint pdatd;
  1070. char res4[12];
  1071. } ccsr_cpm_iop_t;
  1072. /* 0x90d80-0x91017: CPM timers */
  1073. typedef struct ccsr_cpm_timer {
  1074. u_char tgcr1;
  1075. char res1[3];
  1076. u_char tgcr2;
  1077. char res2[11];
  1078. ushort tmr1;
  1079. ushort tmr2;
  1080. ushort trr1;
  1081. ushort trr2;
  1082. ushort tcr1;
  1083. ushort tcr2;
  1084. ushort tcn1;
  1085. ushort tcn2;
  1086. ushort tmr3;
  1087. ushort tmr4;
  1088. ushort trr3;
  1089. ushort trr4;
  1090. ushort tcr3;
  1091. ushort tcr4;
  1092. ushort tcn3;
  1093. ushort tcn4;
  1094. ushort ter1;
  1095. ushort ter2;
  1096. ushort ter3;
  1097. ushort ter4;
  1098. char res3[608];
  1099. } ccsr_cpm_timer_t;
  1100. /* 0x91018-0x912ff: SDMA */
  1101. typedef struct ccsr_cpm_sdma {
  1102. uchar sdsr;
  1103. char res1[3];
  1104. uchar sdmr;
  1105. char res2[739];
  1106. } ccsr_cpm_sdma_t;
  1107. /* 0x91300-0x9131f: FCC1 */
  1108. typedef struct ccsr_cpm_fcc1 {
  1109. uint gfmr;
  1110. uint fpsmr;
  1111. ushort ftodr;
  1112. char res1[2];
  1113. ushort fdsr;
  1114. char res2[2];
  1115. ushort fcce;
  1116. char res3[2];
  1117. ushort fccm;
  1118. char res4[2];
  1119. u_char fccs;
  1120. char res5[3];
  1121. u_char ftirr_phy[4];
  1122. } ccsr_cpm_fcc1_t;
  1123. /* 0x91320-0x9133f: FCC2 */
  1124. typedef struct ccsr_cpm_fcc2 {
  1125. uint gfmr;
  1126. uint fpsmr;
  1127. ushort ftodr;
  1128. char res1[2];
  1129. ushort fdsr;
  1130. char res2[2];
  1131. ushort fcce;
  1132. char res3[2];
  1133. ushort fccm;
  1134. char res4[2];
  1135. u_char fccs;
  1136. char res5[3];
  1137. u_char ftirr_phy[4];
  1138. } ccsr_cpm_fcc2_t;
  1139. /* 0x91340-0x9137f: FCC3 */
  1140. typedef struct ccsr_cpm_fcc3 {
  1141. uint gfmr;
  1142. uint fpsmr;
  1143. ushort ftodr;
  1144. char res1[2];
  1145. ushort fdsr;
  1146. char res2[2];
  1147. ushort fcce;
  1148. char res3[2];
  1149. ushort fccm;
  1150. char res4[2];
  1151. u_char fccs;
  1152. char res5[3];
  1153. char res[36];
  1154. } ccsr_cpm_fcc3_t;
  1155. /* 0x91380-0x9139f: FCC1 extended */
  1156. typedef struct ccsr_cpm_fcc1_ext {
  1157. uint firper;
  1158. uint firer;
  1159. uint firsr_h;
  1160. uint firsr_l;
  1161. u_char gfemr;
  1162. char res[15];
  1163. } ccsr_cpm_fcc1_ext_t;
  1164. /* 0x913a0-0x913cf: FCC2 extended */
  1165. typedef struct ccsr_cpm_fcc2_ext {
  1166. uint firper;
  1167. uint firer;
  1168. uint firsr_h;
  1169. uint firsr_l;
  1170. u_char gfemr;
  1171. char res[31];
  1172. } ccsr_cpm_fcc2_ext_t;
  1173. /* 0x913d0-0x913ff: FCC3 extended */
  1174. typedef struct ccsr_cpm_fcc3_ext {
  1175. u_char gfemr;
  1176. char res[47];
  1177. } ccsr_cpm_fcc3_ext_t;
  1178. /* 0x91400-0x915ef: TC layers */
  1179. typedef struct ccsr_cpm_tmp1 {
  1180. char res[496];
  1181. } ccsr_cpm_tmp1_t;
  1182. /* 0x915f0-0x9185f: BRGs:5,6,7,8 */
  1183. typedef struct ccsr_cpm_brg2 {
  1184. uint brgc5;
  1185. uint brgc6;
  1186. uint brgc7;
  1187. uint brgc8;
  1188. char res[608];
  1189. } ccsr_cpm_brg2_t;
  1190. /* 0x91860-0x919bf: I2C */
  1191. typedef struct ccsr_cpm_i2c {
  1192. u_char i2mod;
  1193. char res1[3];
  1194. u_char i2add;
  1195. char res2[3];
  1196. u_char i2brg;
  1197. char res3[3];
  1198. u_char i2com;
  1199. char res4[3];
  1200. u_char i2cer;
  1201. char res5[3];
  1202. u_char i2cmr;
  1203. char res6[331];
  1204. } ccsr_cpm_i2c_t;
  1205. /* 0x919c0-0x919ef: CPM core */
  1206. typedef struct ccsr_cpm_cp {
  1207. uint cpcr;
  1208. uint rccr;
  1209. char res1[14];
  1210. ushort rter;
  1211. char res2[2];
  1212. ushort rtmr;
  1213. ushort rtscr;
  1214. char res3[2];
  1215. uint rtsr;
  1216. char res4[12];
  1217. } ccsr_cpm_cp_t;
  1218. /* 0x919f0-0x919ff: BRGs:1,2,3,4 */
  1219. typedef struct ccsr_cpm_brg1 {
  1220. uint brgc1;
  1221. uint brgc2;
  1222. uint brgc3;
  1223. uint brgc4;
  1224. } ccsr_cpm_brg1_t;
  1225. /* 0x91a00-0x91a9f: SCC1-SCC4 */
  1226. typedef struct ccsr_cpm_scc {
  1227. uint gsmrl;
  1228. uint gsmrh;
  1229. ushort psmr;
  1230. char res1[2];
  1231. ushort todr;
  1232. ushort dsr;
  1233. ushort scce;
  1234. char res2[2];
  1235. ushort sccm;
  1236. char res3;
  1237. u_char sccs;
  1238. char res4[8];
  1239. } ccsr_cpm_scc_t;
  1240. /* 0x91a80-0x91a9f */
  1241. typedef struct ccsr_cpm_tmp2 {
  1242. char res[32];
  1243. } ccsr_cpm_tmp2_t;
  1244. /* 0x91aa0-0x91aff: SPI */
  1245. typedef struct ccsr_cpm_spi {
  1246. ushort spmode;
  1247. char res1[4];
  1248. u_char spie;
  1249. char res2[3];
  1250. u_char spim;
  1251. char res3[2];
  1252. u_char spcom;
  1253. char res4[82];
  1254. } ccsr_cpm_spi_t;
  1255. /* 0x91b00-0x91b1f: CPM MUX */
  1256. typedef struct ccsr_cpm_mux {
  1257. u_char cmxsi1cr;
  1258. char res1;
  1259. u_char cmxsi2cr;
  1260. char res2;
  1261. uint cmxfcr;
  1262. uint cmxscr;
  1263. char res3[2];
  1264. ushort cmxuar;
  1265. char res4[16];
  1266. } ccsr_cpm_mux_t;
  1267. /* 0x91b20-0xbffff: SI,MCC,etc */
  1268. typedef struct ccsr_cpm_tmp3 {
  1269. char res[58592];
  1270. } ccsr_cpm_tmp3_t;
  1271. typedef struct ccsr_cpm_iram {
  1272. unsigned long iram[8192];
  1273. char res[98304];
  1274. } ccsr_cpm_iram_t;
  1275. typedef struct ccsr_cpm {
  1276. /* Some references are into the unique and known dpram spaces,
  1277. * others are from the generic base.
  1278. */
  1279. #define im_dprambase im_dpram1
  1280. u_char im_dpram1[16*1024];
  1281. char res1[16*1024];
  1282. u_char im_dpram2[16*1024];
  1283. char res2[16*1024];
  1284. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1285. ccsr_cpm_intctl_t im_cpm_intctl; /* Interrupt Controller */
  1286. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1287. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1288. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1289. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1290. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1291. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1292. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1293. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1294. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1295. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1296. ccsr_cpm_brg2_t im_cpm_brg2;
  1297. ccsr_cpm_i2c_t im_cpm_i2c;
  1298. ccsr_cpm_cp_t im_cpm_cp;
  1299. ccsr_cpm_brg1_t im_cpm_brg1;
  1300. ccsr_cpm_scc_t im_cpm_scc[4];
  1301. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1302. ccsr_cpm_spi_t im_cpm_spi;
  1303. ccsr_cpm_mux_t im_cpm_mux;
  1304. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1305. ccsr_cpm_iram_t im_cpm_iram;
  1306. } ccsr_cpm_t;
  1307. #endif
  1308. /*
  1309. * RapidIO Registers(0xc_0000-0xe_0000)
  1310. */
  1311. typedef struct ccsr_rio {
  1312. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1313. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1314. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1315. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1316. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1317. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1318. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1319. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1320. char res1[32];
  1321. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1322. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1323. char res2[4];
  1324. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1325. char res3[12];
  1326. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1327. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1328. char res4[4];
  1329. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1330. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1331. char res5[144];
  1332. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1333. char res6[28];
  1334. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1335. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1336. char res7[20];
  1337. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1338. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1339. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1340. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1341. char res8[12];
  1342. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1343. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1344. char res9[65184];
  1345. uint cr; /* 0xd0000 - Port Control Command and Status Register */
  1346. char res10[12];
  1347. uint pcr; /* 0xd0010 - Port Configuration Register */
  1348. uint peir; /* 0xd0014 - Port Error Injection Register */
  1349. char res11[3048];
  1350. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1351. char res12[12];
  1352. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1353. char res13[12];
  1354. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1355. char res14[4];
  1356. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1357. char res15[4];
  1358. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1359. char res16[12];
  1360. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1361. char res17[4];
  1362. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1363. char res18[4];
  1364. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1365. char res19[12];
  1366. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1367. char res20[4];
  1368. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1369. char res21[4];
  1370. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1371. char res22[12];
  1372. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1373. char res23[4];
  1374. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1375. char res24[4];
  1376. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1377. char res25[12];
  1378. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1379. char res26[4];
  1380. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1381. char res27[4];
  1382. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1383. char res28[12];
  1384. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1385. char res29[4];
  1386. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1387. char res30[4];
  1388. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1389. char res31[12];
  1390. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1391. char res32[4];
  1392. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1393. char res33[4];
  1394. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1395. char res34[12];
  1396. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1397. char res35[4];
  1398. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1399. char res36[4];
  1400. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1401. char res37[76];
  1402. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1403. char res38[4];
  1404. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1405. char res39[4];
  1406. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1407. char res40[12];
  1408. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1409. char res41[4];
  1410. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1411. char res42[4];
  1412. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1413. char res43[12];
  1414. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1415. char res44[4];
  1416. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1417. char res45[4];
  1418. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1419. char res46[12];
  1420. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1421. char res47[4];
  1422. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1423. char res48[4];
  1424. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1425. char res49[12];
  1426. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1427. char res50[12];
  1428. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1429. char res51[12];
  1430. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1431. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1432. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1433. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1434. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1435. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1436. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1437. char res52[4];
  1438. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1439. char res53[4];
  1440. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1441. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1442. char res54[464];
  1443. uint omr; /* 0xd1000 - Outbound Mode Register */
  1444. uint osr; /* 0xd1004 - Outbound Status Register */
  1445. uint eodqtpar; /* 0xd1008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1446. uint odqtpar; /* 0xd100c - Outbound Descriptor Queue Tail Pointer Address Register */
  1447. uint eosar; /* 0xd1010 - Extended Outbound Unit Source Address Register */
  1448. uint osar; /* 0xd1014 - Outbound Unit Source Address Register */
  1449. uint odpr; /* 0xd1018 - Outbound Destination Port Register */
  1450. uint odatr; /* 0xd101c - Outbound Destination Attributes Register */
  1451. uint odcr; /* 0xd1020 - Outbound Doubleword Count Register */
  1452. uint eodqhpar; /* 0xd1024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1453. uint odqhpar; /* 0xd1028 - Outbound Descriptor Queue Head Pointer Address Register */
  1454. char res55[52];
  1455. uint imr; /* 0xd1060 - Outbound Mode Register */
  1456. uint isr; /* 0xd1064 - Inbound Status Register */
  1457. uint eidqtpar; /* 0xd1068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1458. uint idqtpar; /* 0xd106c - Inbound Descriptor Queue Tail Pointer Address Register */
  1459. uint eifqhpar; /* 0xd1070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1460. uint ifqhpar; /* 0xd1074 - Inbound Frame Queue Head Pointer Address Register */
  1461. char res56[1000];
  1462. uint dmr; /* 0xd1460 - Doorbell Mode Register */
  1463. uint dsr; /* 0xd1464 - Doorbell Status Register */
  1464. uint edqtpar; /* 0xd1468 - Extended Doorbell Queue Tail Pointer Address Register */
  1465. uint dqtpar; /* 0xd146c - Doorbell Queue Tail Pointer Address Register */
  1466. uint edqhpar; /* 0xd1470 - Extended Doorbell Queue Head Pointer Address Register */
  1467. uint dqhpar; /* 0xd1474 - Doorbell Queue Head Pointer Address Register */
  1468. char res57[104];
  1469. uint pwmr; /* 0xd14e0 - Port-Write Mode Register */
  1470. uint pwsr; /* 0xd14e4 - Port-Write Status Register */
  1471. uint epwqbar; /* 0xd14e8 - Extended Port-Write Queue Base Address Register */
  1472. uint pwqbar; /* 0xd14ec - Port-Write Queue Base Address Register */
  1473. char res58[60176];
  1474. } ccsr_rio_t;
  1475. /* Quick Engine Block Pin Muxing Registers (0xe_0100 - 0xe_01bf) */
  1476. typedef struct par_io {
  1477. uint cpodr; /* 0x100 */
  1478. uint cpdat; /* 0x104 */
  1479. uint cpdir1; /* 0x108 */
  1480. uint cpdir2; /* 0x10c */
  1481. uint cppar1; /* 0x110 */
  1482. uint cppar2; /* 0x114 */
  1483. char res[8];
  1484. }par_io_t;
  1485. /*
  1486. * Global Utilities Register Block(0xe_0000-0xf_ffff)
  1487. */
  1488. typedef struct ccsr_gur {
  1489. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1490. #ifdef CONFIG_MPC8536
  1491. #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000
  1492. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25
  1493. #else
  1494. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00
  1495. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9
  1496. #endif
  1497. #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000
  1498. #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25
  1499. #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e
  1500. #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1
  1501. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1502. #define MPC85xx_PORBMSR_HA 0x00070000
  1503. #define MPC85xx_PORBMSR_HA_SHIFT 16
  1504. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1505. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1506. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000
  1507. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000
  1508. #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000
  1509. #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000
  1510. #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000
  1511. #define MPC85xx_PORDEVSR_PCI1 0x00800000
  1512. #define MPC85xx_PORDEVSR_IO_SEL 0x00780000
  1513. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19
  1514. #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000
  1515. #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000
  1516. #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000
  1517. #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000
  1518. #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000
  1519. #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060
  1520. #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008
  1521. #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007
  1522. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1523. uint pordevsr2; /* 0xe0014 - POR I/O device status regsiter 2 */
  1524. /* The 8544 RM says this is bit 26, but it's really bit 24 */
  1525. #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080
  1526. char res1[8];
  1527. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1528. char res2[12];
  1529. uint gpiocr; /* 0xe0030 - GPIO control register */
  1530. char res3[12];
  1531. #if defined(CONFIG_MPC8569)
  1532. uint plppar1;
  1533. /* 0xe0040 - Platform port pin assignment register 1 */
  1534. uint plppar2;
  1535. /* 0xe0044 - Platform port pin assignment register 2 */
  1536. uint plpdir1;
  1537. /* 0xe0048 - Platform port pin direction register 1 */
  1538. uint plpdir2;
  1539. /* 0xe004c - Platform port pin direction register 2 */
  1540. #else
  1541. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1542. char res4[12];
  1543. #endif
  1544. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1545. char res5[12];
  1546. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1547. #define MPC85xx_PMUXCR_SD_DATA 0x80000000
  1548. #define MPC85xx_PMUXCR_SDHC_CD 0x40000000
  1549. #define MPC85xx_PMUXCR_SDHC_WP 0x20000000
  1550. char res6[12];
  1551. uint devdisr; /* 0xe0070 - Device disable control */
  1552. #define MPC85xx_DEVDISR_PCI1 0x80000000
  1553. #define MPC85xx_DEVDISR_PCI2 0x40000000
  1554. #define MPC85xx_DEVDISR_PCIE 0x20000000
  1555. #define MPC85xx_DEVDISR_LBC 0x08000000
  1556. #define MPC85xx_DEVDISR_PCIE2 0x04000000
  1557. #define MPC85xx_DEVDISR_PCIE3 0x02000000
  1558. #define MPC85xx_DEVDISR_SEC 0x01000000
  1559. #define MPC85xx_DEVDISR_SRIO 0x00080000
  1560. #define MPC85xx_DEVDISR_RMSG 0x00040000
  1561. #define MPC85xx_DEVDISR_DDR 0x00010000
  1562. #define MPC85xx_DEVDISR_CPU 0x00008000
  1563. #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU
  1564. #define MPC85xx_DEVDISR_TB 0x00004000
  1565. #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB
  1566. #define MPC85xx_DEVDISR_CPU1 0x00002000
  1567. #define MPC85xx_DEVDISR_TB1 0x00001000
  1568. #define MPC85xx_DEVDISR_DMA 0x00000400
  1569. #define MPC85xx_DEVDISR_TSEC1 0x00000080
  1570. #define MPC85xx_DEVDISR_TSEC2 0x00000040
  1571. #define MPC85xx_DEVDISR_TSEC3 0x00000020
  1572. #define MPC85xx_DEVDISR_TSEC4 0x00000010
  1573. #define MPC85xx_DEVDISR_I2C 0x00000004
  1574. #define MPC85xx_DEVDISR_DUART 0x00000002
  1575. char res7[12];
  1576. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1577. char res8[12];
  1578. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1579. char res9[12];
  1580. uint pvr; /* 0xe00a0 - Processor version register */
  1581. uint svr; /* 0xe00a4 - System version register */
  1582. char res10a[8];
  1583. uint rstcr; /* 0xe00b0 - Reset control register */
  1584. #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569)
  1585. char res10b[76];
  1586. par_io_t qe_par_io[7]; /* 0xe0100 - 0xe01bf */
  1587. char res10c[3136];
  1588. #else
  1589. char res10b[3404];
  1590. #endif
  1591. uint clkocr; /* 0xe0e00 - Clock out select register */
  1592. char res11[12];
  1593. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1594. char res12[12];
  1595. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1596. char res13[248];
  1597. uint lbiuiplldcr0; /* 0xe0f1c -- LBIU PLL Debug Reg 0 */
  1598. uint lbiuiplldcr1; /* 0xe0f20 -- LBIU PLL Debug Reg 1 */
  1599. uint ddrioovcr; /* 0xe0f24 - DDR IO Override Control */
  1600. uint tsec12ioovcr; /* 0xe0f28 - eTSEC 1/2 IO override control */
  1601. uint tsec34ioovcr; /* 0xe0f2c - eTSEC 3/4 IO override control */
  1602. char res15[61648]; /* 0xe0f30 to 0xefffff */
  1603. } ccsr_gur_t;
  1604. #define CONFIG_SYS_MPC85xx_GUTS_OFFSET (0xE0000)
  1605. #define CONFIG_SYS_MPC85xx_GUTS_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
  1606. #define CONFIG_SYS_MPC85xx_ECM_OFFSET (0x0000)
  1607. #define CONFIG_SYS_MPC85xx_ECM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
  1608. #define CONFIG_SYS_MPC85xx_DDR_OFFSET (0x2000)
  1609. #define CONFIG_SYS_MPC85xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET)
  1610. #define CONFIG_SYS_MPC85xx_DDR2_OFFSET (0x6000)
  1611. #define CONFIG_SYS_MPC85xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET)
  1612. #define CONFIG_SYS_MPC85xx_LBC_OFFSET (0x5000)
  1613. #define CONFIG_SYS_MPC85xx_LBC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
  1614. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET (0x7000)
  1615. #define CONFIG_SYS_MPC85xx_ESPI_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET)
  1616. #define CONFIG_SYS_MPC85xx_PCIX_OFFSET (0x8000)
  1617. #define CONFIG_SYS_MPC85xx_PCIX_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
  1618. #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET (0x9000)
  1619. #define CONFIG_SYS_MPC85xx_PCIX2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
  1620. #define CONFIG_SYS_MPC85xx_GPIO_OFFSET (0xF000)
  1621. #define CONFIG_SYS_MPC85xx_GPIO_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET)
  1622. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET (0x18000)
  1623. #define CONFIG_SYS_MPC85xx_SATA1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
  1624. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET (0x19000)
  1625. #define CONFIG_SYS_MPC85xx_SATA2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
  1626. #define CONFIG_SYS_MPC85xx_L2_OFFSET (0x20000)
  1627. #define CONFIG_SYS_MPC85xx_L2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
  1628. #define CONFIG_SYS_MPC85xx_DMA_OFFSET (0x21000)
  1629. #define CONFIG_SYS_MPC85xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
  1630. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET (0x2e000)
  1631. #define CONFIG_SYS_MPC85xx_ESDHC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
  1632. #define CONFIG_SYS_MPC85xx_PIC_OFFSET (0x40000)
  1633. #define CONFIG_SYS_MPC85xx_PIC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
  1634. #define CONFIG_SYS_MPC85xx_CPM_OFFSET (0x80000)
  1635. #define CONFIG_SYS_MPC85xx_CPM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
  1636. #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET (0xE3000)
  1637. #define CONFIG_SYS_MPC85xx_SERDES1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1638. #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET (0xE3100)
  1639. #define CONFIG_SYS_MPC85xx_SERDES2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1640. #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000
  1641. #define CONFIG_SYS_MPC85xx_USB_ADDR \
  1642. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET)
  1643. #endif /*__IMMAP_85xx__*/