init.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <asm-offsets.h>
  24. #include <ppc_asm.tmpl>
  25. #include <config.h>
  26. #include <asm/mmu.h>
  27. /**************************************************************************
  28. * TLB TABLE
  29. *
  30. * This table is used by the cpu boot code to setup the initial tlb
  31. * entries. Rather than make broad assumptions in the cpu source tree,
  32. * this table lets each board set things up however they like.
  33. *
  34. * Pointer to the table is returned in r1
  35. *
  36. *************************************************************************/
  37. .section .bootpg,"ax"
  38. .globl tlbtab
  39. tlbtab:
  40. tlbtab_start
  41. /*
  42. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to
  43. * use the speed up boot process. It is patched after relocation to
  44. * enable SA_I
  45. */
  46. #ifndef CONFIG_NAND_SPL
  47. tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_16M, CONFIG_SYS_BOOT_BASE_ADDR, 4, AC_RWX | SA_G) /* TLB 0 */
  48. #else
  49. tlbentry(CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 4, AC_RWX | SA_G)
  50. tlbentry(CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_IG)
  51. tlbentry(256 << 20, SZ_256M, 256 << 20, 0, AC_RWX | SA_IG)
  52. #endif
  53. /*
  54. * TLB entries for SDRAM are not needed on this platform.
  55. * They are dynamically generated in the SPD DDR(2) detection
  56. * routine.
  57. */
  58. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  59. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  60. tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G)
  61. #endif
  62. tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_RW | SA_IG)
  63. tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x20000000, 0xC, AC_RW | SA_IG)
  64. tlbentry(CONFIG_SYS_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_RW | SA_IG)
  65. tlbentry(CONFIG_SYS_PCIE0_CFGBASE, SZ_16M, 0x00000000, 0xD, AC_RW | SA_IG)
  66. tlbentry(CONFIG_SYS_PCIE1_CFGBASE, SZ_16M, 0x20000000, 0xD, AC_RW | SA_IG)
  67. tlbentry(CONFIG_SYS_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_RW | SA_IG)
  68. tlbentry(CONFIG_SYS_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_RW | SA_IG)
  69. /* PCIe UTL register */
  70. tlbentry(CONFIG_SYS_PCIE_BASE, SZ_16K, 0x08010000, 0xC, AC_RW | SA_IG)
  71. #if !defined(CONFIG_ARCHES)
  72. /* TLB-entry for NAND */
  73. tlbentry(CONFIG_SYS_NAND_ADDR, SZ_16M, CONFIG_SYS_NAND_ADDR, 4, AC_RWX | SA_IG)
  74. /* TLB-entry for CPLD */
  75. tlbentry(CONFIG_SYS_BCSR_BASE, SZ_1K, CONFIG_SYS_BCSR_BASE, 4, AC_RW | SA_IG)
  76. #else
  77. /* TLB-entry for FPGA */
  78. tlbentry(CONFIG_SYS_FPGA_BASE, SZ_16M, CONFIG_SYS_FPGA_BASE, 4, AC_RW | SA_IG)
  79. #endif
  80. /* TLB-entry for OCM */
  81. tlbentry(CONFIG_SYS_OCM_BASE, SZ_1M, 0x00000000, 4, AC_RWX | SA_I)
  82. /* TLB-entry for Local Configuration registers => peripherals */
  83. tlbentry(CONFIG_SYS_LOCAL_CONF_REGS, SZ_16M, CONFIG_SYS_LOCAL_CONF_REGS, 4, AC_RWX | SA_IG)
  84. /* AHB: Internal USB Peripherals (USB, SATA) */
  85. tlbentry(CONFIG_SYS_AHB_BASE, SZ_1M, 0xbff00000, 4, AC_RWX | SA_IG)
  86. #if defined(CONFIG_RAPIDIO)
  87. /* TLB-entries for RapidIO (SRIO) */
  88. tlbentry(CONFIG_SYS_SRGPL0_REG_BAR, SZ_16M, CONFIG_SYS_SRGPL0_REG_BAR,
  89. 0xD, AC_RW | SA_IG)
  90. tlbentry(CONFIG_SYS_SRGPL0_CFG_BAR, SZ_16M, CONFIG_SYS_SRGPL0_CFG_BAR,
  91. 0xD, AC_RW | SA_IG)
  92. tlbentry(CONFIG_SYS_SRGPL0_MNT_BAR, SZ_16M, CONFIG_SYS_SRGPL0_MNT_BAR,
  93. 0xD, AC_RW | SA_IG)
  94. tlbentry(CONFIG_SYS_I2ODMA_BASE, SZ_1K, 0x00100000,
  95. 0x4, AC_RW | SA_IG)
  96. #endif
  97. tlbtab_end
  98. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  99. /*
  100. * For NAND booting the first TLB has to be reconfigured to full size
  101. * and with caching disabled after running from RAM!
  102. */
  103. #define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
  104. #define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
  105. #define TLB02 TLB2(AC_RWX | SA_IG)
  106. .globl reconfig_tlb0
  107. reconfig_tlb0:
  108. sync
  109. isync
  110. addi r4,r0,0x0000 /* TLB entry #0 */
  111. lis r5,TLB00@h
  112. ori r5,r5,TLB00@l
  113. tlbwe r5,r4,0x0000 /* Save it out */
  114. lis r5,TLB01@h
  115. ori r5,r5,TLB01@l
  116. tlbwe r5,r4,0x0001 /* Save it out */
  117. lis r5,TLB02@h
  118. ori r5,r5,TLB02@l
  119. tlbwe r5,r4,0x0002 /* Save it out */
  120. sync
  121. isync
  122. blr
  123. #endif