start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start:
  44. b reset
  45. ldr pc, _undefined_instruction
  46. ldr pc, _software_interrupt
  47. ldr pc, _prefetch_abort
  48. ldr pc, _data_abort
  49. ldr pc, _not_used
  50. ldr pc, _irq
  51. ldr pc, _fiq
  52. _undefined_instruction:
  53. .word undefined_instruction
  54. _software_interrupt:
  55. .word software_interrupt
  56. _prefetch_abort:
  57. .word prefetch_abort
  58. _data_abort:
  59. .word data_abort
  60. _not_used:
  61. .word not_used
  62. _irq:
  63. .word irq
  64. _fiq:
  65. .word fiq
  66. .balignl 16,0xdeadbeef
  67. /*
  68. *************************************************************************
  69. *
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from memory!
  73. * setup memory and board specific bits prior to relocation.
  74. * relocate armboot to ram
  75. * setup stack
  76. *
  77. *************************************************************************
  78. */
  79. .globl _TEXT_BASE
  80. _TEXT_BASE:
  81. .word CONFIG_SYS_TEXT_BASE /* address of _start in the linked image */
  82. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  83. .globl _armboot_start
  84. _armboot_start:
  85. .word _start
  86. #endif
  87. /*
  88. * These are defined in the board-specific linker script.
  89. */
  90. .globl _bss_start
  91. _bss_start:
  92. .word __bss_start
  93. .globl _bss_end
  94. _bss_end:
  95. .word _end
  96. #ifdef CONFIG_USE_IRQ
  97. /* IRQ stack memory (calculated at run-time) */
  98. .globl IRQ_STACK_START
  99. IRQ_STACK_START:
  100. .word 0x0badc0de
  101. /* IRQ stack memory (calculated at run-time) */
  102. .globl FIQ_STACK_START
  103. FIQ_STACK_START:
  104. .word 0x0badc0de
  105. #endif
  106. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  107. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  108. .globl IRQ_STACK_START_IN
  109. IRQ_STACK_START_IN:
  110. .word 0x0badc0de
  111. .globl _datarel_start
  112. _datarel_start:
  113. .word __datarel_start
  114. .globl _datarelrolocal_start
  115. _datarelrolocal_start:
  116. .word __datarelrolocal_start
  117. .globl _datarellocal_start
  118. _datarellocal_start:
  119. .word __datarellocal_start
  120. .globl _datarelro_start
  121. _datarelro_start:
  122. .word __datarelro_start
  123. .globl _got_start
  124. _got_start:
  125. .word __got_start
  126. .globl _got_end
  127. _got_end:
  128. .word __got_end
  129. /*
  130. * the actual reset code
  131. */
  132. reset:
  133. /*
  134. * set the cpu to SVC32 mode
  135. */
  136. mrs r0,cpsr
  137. bic r0,r0,#0x1f
  138. orr r0,r0,#0xd3
  139. msr cpsr,r0
  140. /*
  141. * we do sys-critical inits only at reboot,
  142. * not when booting from ram!
  143. */
  144. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  145. bl cpu_init_crit
  146. #endif
  147. /* Set stackpointer in internal RAM to call board_init_f */
  148. call_board_init_f:
  149. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  150. ldr r0,=0x00000000
  151. bl board_init_f
  152. /*------------------------------------------------------------------------------*/
  153. /*
  154. * void relocate_code (addr_sp, gd, addr_moni)
  155. *
  156. * This "function" does not return, instead it continues in RAM
  157. * after relocating the monitor code.
  158. *
  159. */
  160. .globl relocate_code
  161. relocate_code:
  162. mov r4, r0 /* save addr_sp */
  163. mov r5, r1 /* save addr of gd */
  164. mov r6, r2 /* save addr of destination */
  165. mov r7, r2 /* save addr of destination */
  166. /* Set up the stack */
  167. stack_setup:
  168. mov sp, r4
  169. adr r0, _start
  170. ldr r2, _TEXT_BASE
  171. ldr r3, _bss_start
  172. sub r2, r3, r2 /* r2 <- size of armboot */
  173. add r2, r0, r2 /* r2 <- source end address */
  174. cmp r0, r6
  175. beq clear_bss
  176. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  177. copy_loop:
  178. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  179. stmia r6!, {r9-r10} /* copy to target address [r1] */
  180. cmp r0, r2 /* until source end address [r2] */
  181. blo copy_loop
  182. #ifndef CONFIG_PRELOADER
  183. /* fix got entries */
  184. ldr r1, _TEXT_BASE /* Text base */
  185. mov r0, r7 /* reloc addr */
  186. ldr r2, _got_start /* addr in Flash */
  187. ldr r3, _got_end /* addr in Flash */
  188. sub r3, r3, r1
  189. add r3, r3, r0
  190. sub r2, r2, r1
  191. add r2, r2, r0
  192. fixloop:
  193. ldr r4, [r2]
  194. sub r4, r4, r1
  195. add r4, r4, r0
  196. str r4, [r2]
  197. add r2, r2, #4
  198. cmp r2, r3
  199. bne fixloop
  200. #endif
  201. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  202. clear_bss:
  203. #ifndef CONFIG_PRELOADER
  204. ldr r0, _bss_start
  205. ldr r1, _bss_end
  206. ldr r3, _TEXT_BASE /* Text base */
  207. mov r4, r7 /* reloc addr */
  208. sub r0, r0, r3
  209. add r0, r0, r4
  210. sub r1, r1, r3
  211. add r1, r1, r4
  212. mov r2, #0x00000000 /* clear */
  213. clbss_l:str r2, [r0] /* clear loop... */
  214. add r0, r0, #4
  215. cmp r0, r1
  216. bne clbss_l
  217. bl coloured_LED_init
  218. bl red_LED_on
  219. #endif
  220. /*
  221. * We are done. Do not return, instead branch to second part of board
  222. * initialization, now running from RAM.
  223. */
  224. ldr r0, _TEXT_BASE
  225. ldr r2, _board_init_r
  226. sub r2, r2, r0
  227. add r2, r2, r7 /* position from board_init_r in RAM */
  228. /* setup parameters for board_init_r */
  229. mov r0, r5 /* gd_t */
  230. mov r1, r7 /* dest_addr */
  231. /* jump to it ... */
  232. mov lr, r2
  233. mov pc, lr
  234. _board_init_r: .word board_init_r
  235. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  236. /*
  237. * the actual reset code
  238. */
  239. .globl reset
  240. reset:
  241. /*
  242. * set the cpu to SVC32 mode
  243. */
  244. mrs r0,cpsr
  245. bic r0,r0,#0x1f
  246. orr r0,r0,#0xd3
  247. msr cpsr,r0
  248. /*
  249. * we do sys-critical inits only at reboot,
  250. * not when booting from ram!
  251. */
  252. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  253. bl cpu_init_crit
  254. #endif
  255. relocate: /* relocate U-Boot to RAM */
  256. adr r0, _start /* pc relative address of label */
  257. ldr r1, _TEXT_BASE /* linked image address of label */
  258. cmp r0, r1 /* test if we run from flash or RAM */
  259. beq stack_setup /* ifeq we are in the RAM copy */
  260. ldr r2, _armboot_start
  261. ldr r3, _bss_start
  262. sub r2, r3, r2 /* r2 <- size of armboot */
  263. add r2, r0, r2 /* r2 <- source end address */
  264. copy_loop:
  265. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  266. stmia r1!, {r3-r10} /* copy to target address [r1] */
  267. cmp r0, r2 /* until source end address [r2] */
  268. blo copy_loop
  269. /* Set up the stack */
  270. stack_setup:
  271. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  272. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  273. sub r0, r0, #GENERATED_GBL_DATA_SIZE /* bdinfo */
  274. #ifdef CONFIG_USE_IRQ
  275. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  276. #endif
  277. sub sp, r0, #12 /* leave 3 words for abort-stack */
  278. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  279. clear_bss:
  280. ldr r0, _bss_start /* find start of bss segment */
  281. ldr r1, _bss_end /* stop here */
  282. mov r2, #0x00000000 /* clear */
  283. clbss_l:str r2, [r0] /* clear loop... */
  284. add r0, r0, #4
  285. cmp r0, r1
  286. blo clbss_l
  287. ldr pc, _start_armboot
  288. _start_armboot:
  289. .word start_armboot
  290. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  291. /*
  292. *************************************************************************
  293. *
  294. * CPU_init_critical registers
  295. *
  296. * setup important registers
  297. * setup memory timing
  298. *
  299. *************************************************************************
  300. */
  301. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  302. cpu_init_crit:
  303. /* arm_int_generic assumes the ARM boot monitor, or user software,
  304. * has initialized the platform
  305. */
  306. mov pc, lr /* back to my caller */
  307. #endif
  308. /*
  309. *************************************************************************
  310. *
  311. * Interrupt handling
  312. *
  313. *************************************************************************
  314. */
  315. @
  316. @ IRQ stack frame.
  317. @
  318. #define S_FRAME_SIZE 72
  319. #define S_OLD_R0 68
  320. #define S_PSR 64
  321. #define S_PC 60
  322. #define S_LR 56
  323. #define S_SP 52
  324. #define S_IP 48
  325. #define S_FP 44
  326. #define S_R10 40
  327. #define S_R9 36
  328. #define S_R8 32
  329. #define S_R7 28
  330. #define S_R6 24
  331. #define S_R5 20
  332. #define S_R4 16
  333. #define S_R3 12
  334. #define S_R2 8
  335. #define S_R1 4
  336. #define S_R0 0
  337. #define MODE_SVC 0x13
  338. #define I_BIT 0x80
  339. /*
  340. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  341. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  342. */
  343. .macro bad_save_user_regs
  344. @ carve out a frame on current user stack
  345. sub sp, sp, #S_FRAME_SIZE
  346. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  347. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  348. ldr r2, _armboot_start
  349. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  350. sub r2, r2, #(GENERATED_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  351. #else
  352. ldr r2, IRQ_STACK_START_IN
  353. #endif
  354. @ get values for "aborted" pc and cpsr (into parm regs)
  355. ldmia r2, {r2 - r3}
  356. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  357. add r5, sp, #S_SP
  358. mov r1, lr
  359. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  360. mov r0, sp @ save current stack into r0 (param register)
  361. .endm
  362. .macro irq_save_user_regs
  363. sub sp, sp, #S_FRAME_SIZE
  364. stmia sp, {r0 - r12} @ Calling r0-r12
  365. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  366. add r8, sp, #S_PC
  367. stmdb r8, {sp, lr}^ @ Calling SP, LR
  368. str lr, [r8, #0] @ Save calling PC
  369. mrs r6, spsr
  370. str r6, [r8, #4] @ Save CPSR
  371. str r0, [r8, #8] @ Save OLD_R0
  372. mov r0, sp
  373. .endm
  374. .macro irq_restore_user_regs
  375. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  376. mov r0, r0
  377. ldr lr, [sp, #S_PC] @ Get PC
  378. add sp, sp, #S_FRAME_SIZE
  379. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  380. .endm
  381. .macro get_bad_stack
  382. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  383. ldr r13, _armboot_start @ setup our mode stack
  384. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  385. sub r13, r13, #(GENERATED_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  386. #else
  387. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  388. #endif
  389. str lr, [r13] @ save caller lr in position 0 of saved stack
  390. mrs lr, spsr @ get the spsr
  391. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  392. mov r13, #MODE_SVC @ prepare SVC-Mode
  393. @ msr spsr_c, r13
  394. msr spsr, r13 @ switch modes, make sure moves will execute
  395. mov lr, pc @ capture return pc
  396. movs pc, lr @ jump to next instruction & switch modes.
  397. .endm
  398. .macro get_irq_stack @ setup IRQ stack
  399. ldr sp, IRQ_STACK_START
  400. .endm
  401. .macro get_fiq_stack @ setup FIQ stack
  402. ldr sp, FIQ_STACK_START
  403. .endm
  404. /*
  405. * exception handlers
  406. */
  407. .align 5
  408. .globl undefined_instruction
  409. undefined_instruction:
  410. get_bad_stack
  411. bad_save_user_regs
  412. bl do_undefined_instruction
  413. .align 5
  414. .globl software_interrupt
  415. software_interrupt:
  416. get_bad_stack
  417. bad_save_user_regs
  418. bl do_software_interrupt
  419. .align 5
  420. .globl prefetch_abort
  421. prefetch_abort:
  422. get_bad_stack
  423. bad_save_user_regs
  424. bl do_prefetch_abort
  425. .align 5
  426. .globl data_abort
  427. data_abort:
  428. get_bad_stack
  429. bad_save_user_regs
  430. bl do_data_abort
  431. .align 5
  432. .globl not_used
  433. not_used:
  434. get_bad_stack
  435. bad_save_user_regs
  436. bl do_not_used
  437. #ifdef CONFIG_USE_IRQ
  438. .align 5
  439. .globl irq
  440. irq:
  441. get_irq_stack
  442. irq_save_user_regs
  443. bl do_irq
  444. irq_restore_user_regs
  445. .align 5
  446. .globl fiq
  447. fiq:
  448. get_fiq_stack
  449. /* someone ought to write a more effiction fiq_save_user_regs */
  450. irq_save_user_regs
  451. bl do_fiq
  452. irq_restore_user_regs
  453. #else
  454. .align 5
  455. .globl irq
  456. irq:
  457. get_bad_stack
  458. bad_save_user_regs
  459. bl do_irq
  460. .align 5
  461. .globl fiq
  462. fiq:
  463. get_bad_stack
  464. bad_save_user_regs
  465. bl do_fiq
  466. #endif