start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1510)
  36. #include <./configs/omap1510.h>
  37. #endif
  38. /*
  39. *************************************************************************
  40. *
  41. * Jump vector table as in table 3.1 in [1]
  42. *
  43. *************************************************************************
  44. */
  45. .globl _start
  46. _start: b reset
  47. ldr pc, _undefined_instruction
  48. ldr pc, _software_interrupt
  49. ldr pc, _prefetch_abort
  50. ldr pc, _data_abort
  51. ldr pc, _not_used
  52. ldr pc, _irq
  53. ldr pc, _fiq
  54. _undefined_instruction: .word undefined_instruction
  55. _software_interrupt: .word software_interrupt
  56. _prefetch_abort: .word prefetch_abort
  57. _data_abort: .word data_abort
  58. _not_used: .word not_used
  59. _irq: .word irq
  60. _fiq: .word fiq
  61. .balignl 16,0xdeadbeef
  62. /*
  63. *************************************************************************
  64. *
  65. * Startup Code (reset vector)
  66. *
  67. * do important init only if we don't start from memory!
  68. * setup Memory and board specific bits prior to relocation.
  69. * relocate armboot to ram
  70. * setup stack
  71. *
  72. *************************************************************************
  73. */
  74. .globl _TEXT_BASE
  75. _TEXT_BASE:
  76. .word CONFIG_SYS_TEXT_BASE
  77. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  78. .globl _armboot_start
  79. _armboot_start:
  80. .word _start
  81. #endif
  82. /*
  83. * These are defined in the board-specific linker script.
  84. */
  85. .globl _bss_start
  86. _bss_start:
  87. .word __bss_start
  88. .globl _bss_end
  89. _bss_end:
  90. .word _end
  91. #ifdef CONFIG_USE_IRQ
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl IRQ_STACK_START
  94. IRQ_STACK_START:
  95. .word 0x0badc0de
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl FIQ_STACK_START
  98. FIQ_STACK_START:
  99. .word 0x0badc0de
  100. #endif
  101. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  102. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  103. .globl IRQ_STACK_START_IN
  104. IRQ_STACK_START_IN:
  105. .word 0x0badc0de
  106. .globl _datarel_start
  107. _datarel_start:
  108. .word __datarel_start
  109. .globl _datarelrolocal_start
  110. _datarelrolocal_start:
  111. .word __datarelrolocal_start
  112. .globl _datarellocal_start
  113. _datarellocal_start:
  114. .word __datarellocal_start
  115. .globl _datarelro_start
  116. _datarelro_start:
  117. .word __datarelro_start
  118. .globl _got_start
  119. _got_start:
  120. .word __got_start
  121. .globl _got_end
  122. _got_end:
  123. .word __got_end
  124. /*
  125. * the actual reset code
  126. */
  127. reset:
  128. /*
  129. * set the cpu to SVC32 mode
  130. */
  131. mrs r0,cpsr
  132. bic r0,r0,#0x1f
  133. orr r0,r0,#0xd3
  134. msr cpsr,r0
  135. /*
  136. * Set up 925T mode
  137. */
  138. mov r1, #0x81 /* Set ARM925T configuration. */
  139. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  140. /*
  141. * turn off the watchdog, unlock/diable sequence
  142. */
  143. mov r1, #0xF5
  144. ldr r0, =WDTIM_MODE
  145. strh r1, [r0]
  146. mov r1, #0xA0
  147. strh r1, [r0]
  148. /*
  149. * mask all IRQs by setting all bits in the INTMR - default
  150. */
  151. mov r1, #0xffffffff
  152. ldr r0, =REG_IHL1_MIR
  153. str r1, [r0]
  154. ldr r0, =REG_IHL2_MIR
  155. str r1, [r0]
  156. /*
  157. * wait for dpll to lock
  158. */
  159. ldr r0, =CK_DPLL1
  160. mov r1, #0x10
  161. strh r1, [r0]
  162. poll1:
  163. ldrh r1, [r0]
  164. ands r1, r1, #0x01
  165. beq poll1
  166. /*
  167. * we do sys-critical inits only at reboot,
  168. * not when booting from ram!
  169. */
  170. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  171. bl cpu_init_crit
  172. #endif
  173. /* Set stackpointer in internal RAM to call board_init_f */
  174. call_board_init_f:
  175. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  176. ldr r0,=0x00000000
  177. bl board_init_f
  178. /*------------------------------------------------------------------------------*/
  179. /*
  180. * void relocate_code (addr_sp, gd, addr_moni)
  181. *
  182. * This "function" does not return, instead it continues in RAM
  183. * after relocating the monitor code.
  184. *
  185. */
  186. .globl relocate_code
  187. relocate_code:
  188. mov r4, r0 /* save addr_sp */
  189. mov r5, r1 /* save addr of gd */
  190. mov r6, r2 /* save addr of destination */
  191. mov r7, r2 /* save addr of destination */
  192. /* Set up the stack */
  193. stack_setup:
  194. mov sp, r4
  195. adr r0, _start
  196. ldr r2, _TEXT_BASE
  197. ldr r3, _bss_start
  198. sub r2, r3, r2 /* r2 <- size of armboot */
  199. add r2, r0, r2 /* r2 <- source end address */
  200. cmp r0, r6
  201. beq clear_bss
  202. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  203. copy_loop:
  204. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  205. stmia r6!, {r9-r10} /* copy to target address [r1] */
  206. cmp r0, r2 /* until source end address [r2] */
  207. blo copy_loop
  208. #ifndef CONFIG_PRELOADER
  209. /* fix got entries */
  210. ldr r1, _TEXT_BASE /* Text base */
  211. mov r0, r7 /* reloc addr */
  212. ldr r2, _got_start /* addr in Flash */
  213. ldr r3, _got_end /* addr in Flash */
  214. sub r3, r3, r1
  215. add r3, r3, r0
  216. sub r2, r2, r1
  217. add r2, r2, r0
  218. fixloop:
  219. ldr r4, [r2]
  220. sub r4, r4, r1
  221. add r4, r4, r0
  222. str r4, [r2]
  223. add r2, r2, #4
  224. cmp r2, r3
  225. bne fixloop
  226. #endif
  227. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  228. clear_bss:
  229. #ifndef CONFIG_PRELOADER
  230. ldr r0, _bss_start
  231. ldr r1, _bss_end
  232. ldr r3, _TEXT_BASE /* Text base */
  233. mov r4, r7 /* reloc addr */
  234. sub r0, r0, r3
  235. add r0, r0, r4
  236. sub r1, r1, r3
  237. add r1, r1, r4
  238. mov r2, #0x00000000 /* clear */
  239. clbss_l:str r2, [r0] /* clear loop... */
  240. add r0, r0, #4
  241. cmp r0, r1
  242. bne clbss_l
  243. #endif
  244. /*
  245. * We are done. Do not return, instead branch to second part of board
  246. * initialization, now running from RAM.
  247. */
  248. #ifdef CONFIG_NAND_SPL
  249. ldr pc, _nand_boot
  250. _nand_boot: .word nand_boot
  251. #else
  252. ldr r0, _TEXT_BASE
  253. ldr r2, _board_init_r
  254. sub r2, r2, r0
  255. add r2, r2, r7 /* position from board_init_r in RAM */
  256. /* setup parameters for board_init_r */
  257. mov r0, r5 /* gd_t */
  258. mov r1, r7 /* dest_addr */
  259. /* jump to it ... */
  260. mov lr, r2
  261. mov pc, lr
  262. _board_init_r: .word board_init_r
  263. #endif
  264. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  265. /*
  266. * the actual reset code
  267. */
  268. reset:
  269. /*
  270. * set the cpu to SVC32 mode
  271. */
  272. mrs r0,cpsr
  273. bic r0,r0,#0x1f
  274. orr r0,r0,#0xd3
  275. msr cpsr,r0
  276. /*
  277. * Set up 925T mode
  278. */
  279. mov r1, #0x81 /* Set ARM925T configuration. */
  280. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  281. /*
  282. * turn off the watchdog, unlock/diable sequence
  283. */
  284. mov r1, #0xF5
  285. ldr r0, =WDTIM_MODE
  286. strh r1, [r0]
  287. mov r1, #0xA0
  288. strh r1, [r0]
  289. /*
  290. * mask all IRQs by setting all bits in the INTMR - default
  291. */
  292. mov r1, #0xffffffff
  293. ldr r0, =REG_IHL1_MIR
  294. str r1, [r0]
  295. ldr r0, =REG_IHL2_MIR
  296. str r1, [r0]
  297. /*
  298. * wait for dpll to lock
  299. */
  300. ldr r0, =CK_DPLL1
  301. mov r1, #0x10
  302. strh r1, [r0]
  303. poll1:
  304. ldrh r1, [r0]
  305. ands r1, r1, #0x01
  306. beq poll1
  307. /*
  308. * we do sys-critical inits only at reboot,
  309. * not when booting from ram!
  310. */
  311. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  312. bl cpu_init_crit
  313. #endif
  314. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  315. relocate: /* relocate U-Boot to RAM */
  316. adr r0, _start /* r0 <- current position of code */
  317. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  318. cmp r0, r1 /* don't reloc during debug */
  319. beq stack_setup
  320. ldr r2, _armboot_start
  321. ldr r3, _bss_start
  322. sub r2, r3, r2 /* r2 <- size of armboot */
  323. add r2, r0, r2 /* r2 <- source end address */
  324. copy_loop:
  325. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  326. stmia r1!, {r3-r10} /* copy to target address [r1] */
  327. cmp r0, r2 /* until source end address [r2] */
  328. blo copy_loop
  329. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  330. /* Set up the stack */
  331. stack_setup:
  332. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  333. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  334. sub r0, r0, #GENERATED_GBL_DATA_SIZE /* bdinfo */
  335. #ifdef CONFIG_USE_IRQ
  336. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  337. #endif
  338. sub sp, r0, #12 /* leave 3 words for abort-stack */
  339. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  340. clear_bss:
  341. ldr r0, _bss_start /* find start of bss segment */
  342. ldr r1, _bss_end /* stop here */
  343. mov r2, #0x00000000 /* clear */
  344. clbss_l:str r2, [r0] /* clear loop... */
  345. add r0, r0, #4
  346. cmp r0, r1
  347. blo clbss_l
  348. ldr pc, _start_armboot
  349. _start_armboot: .word start_armboot
  350. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  351. /*
  352. *************************************************************************
  353. *
  354. * CPU_init_critical registers
  355. *
  356. * setup important registers
  357. * setup memory timing
  358. *
  359. *************************************************************************
  360. */
  361. cpu_init_crit:
  362. /*
  363. * flush v4 I/D caches
  364. */
  365. mov r0, #0
  366. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  367. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  368. /*
  369. * disable MMU stuff and caches
  370. */
  371. mrc p15, 0, r0, c1, c0, 0
  372. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  373. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  374. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  375. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  376. mcr p15, 0, r0, c1, c0, 0
  377. /*
  378. * Go setup Memory and board specific bits prior to relocation.
  379. */
  380. mov ip, lr /* perserve link reg across call */
  381. bl lowlevel_init /* go setup pll,mux,memory */
  382. mov lr, ip /* restore link */
  383. mov pc, lr /* back to my caller */
  384. /*
  385. *************************************************************************
  386. *
  387. * Interrupt handling
  388. *
  389. *************************************************************************
  390. */
  391. @
  392. @ IRQ stack frame.
  393. @
  394. #define S_FRAME_SIZE 72
  395. #define S_OLD_R0 68
  396. #define S_PSR 64
  397. #define S_PC 60
  398. #define S_LR 56
  399. #define S_SP 52
  400. #define S_IP 48
  401. #define S_FP 44
  402. #define S_R10 40
  403. #define S_R9 36
  404. #define S_R8 32
  405. #define S_R7 28
  406. #define S_R6 24
  407. #define S_R5 20
  408. #define S_R4 16
  409. #define S_R3 12
  410. #define S_R2 8
  411. #define S_R1 4
  412. #define S_R0 0
  413. #define MODE_SVC 0x13
  414. #define I_BIT 0x80
  415. /*
  416. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  417. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  418. */
  419. .macro bad_save_user_regs
  420. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  421. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  422. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  423. ldr r2, _armboot_start
  424. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  425. sub r2, r2, #(GENERATED_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  426. #else
  427. ldr r2, IRQ_STACK_START_IN
  428. #endif
  429. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  430. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  431. add r5, sp, #S_SP
  432. mov r1, lr
  433. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  434. mov r0, sp @ save current stack into r0 (param register)
  435. .endm
  436. .macro irq_save_user_regs
  437. sub sp, sp, #S_FRAME_SIZE
  438. stmia sp, {r0 - r12} @ Calling r0-r12
  439. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  440. stmdb r8, {sp, lr}^ @ Calling SP, LR
  441. str lr, [r8, #0] @ Save calling PC
  442. mrs r6, spsr
  443. str r6, [r8, #4] @ Save CPSR
  444. str r0, [r8, #8] @ Save OLD_R0
  445. mov r0, sp
  446. .endm
  447. .macro irq_restore_user_regs
  448. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  449. mov r0, r0
  450. ldr lr, [sp, #S_PC] @ Get PC
  451. add sp, sp, #S_FRAME_SIZE
  452. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  453. .endm
  454. .macro get_bad_stack
  455. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  456. ldr r13, _armboot_start @ setup our mode stack
  457. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  458. sub r13, r13, #(GENERATED_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  459. #else
  460. ldr r13, IRQ_STACK_START_IN
  461. #endif
  462. str lr, [r13] @ save caller lr in position 0 of saved stack
  463. mrs lr, spsr @ get the spsr
  464. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  465. mov r13, #MODE_SVC @ prepare SVC-Mode
  466. @ msr spsr_c, r13
  467. msr spsr, r13 @ switch modes, make sure moves will execute
  468. mov lr, pc @ capture return pc
  469. movs pc, lr @ jump to next instruction & switch modes.
  470. .endm
  471. .macro get_irq_stack @ setup IRQ stack
  472. ldr sp, IRQ_STACK_START
  473. .endm
  474. .macro get_fiq_stack @ setup FIQ stack
  475. ldr sp, FIQ_STACK_START
  476. .endm
  477. /*
  478. * exception handlers
  479. */
  480. .align 5
  481. undefined_instruction:
  482. get_bad_stack
  483. bad_save_user_regs
  484. bl do_undefined_instruction
  485. .align 5
  486. software_interrupt:
  487. get_bad_stack
  488. bad_save_user_regs
  489. bl do_software_interrupt
  490. .align 5
  491. prefetch_abort:
  492. get_bad_stack
  493. bad_save_user_regs
  494. bl do_prefetch_abort
  495. .align 5
  496. data_abort:
  497. get_bad_stack
  498. bad_save_user_regs
  499. bl do_data_abort
  500. .align 5
  501. not_used:
  502. get_bad_stack
  503. bad_save_user_regs
  504. bl do_not_used
  505. #ifdef CONFIG_USE_IRQ
  506. .align 5
  507. irq:
  508. get_irq_stack
  509. irq_save_user_regs
  510. bl do_irq
  511. irq_restore_user_regs
  512. .align 5
  513. fiq:
  514. get_fiq_stack
  515. /* someone ought to write a more effiction fiq_save_user_regs */
  516. irq_save_user_regs
  517. bl do_fiq
  518. irq_restore_user_regs
  519. #else
  520. .align 5
  521. irq:
  522. get_bad_stack
  523. bad_save_user_regs
  524. bl do_irq
  525. .align 5
  526. fiq:
  527. get_bad_stack
  528. bad_save_user_regs
  529. bl do_fiq
  530. #endif
  531. .align 5
  532. .globl reset_cpu
  533. reset_cpu:
  534. ldr r1, rstctl1 /* get clkm1 reset ctl */
  535. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  536. strh r3, [r1] /* force reset */
  537. mov r0, r0
  538. _loop_forever:
  539. b _loop_forever
  540. rstctl1:
  541. .word 0xfffece10