TQM85xx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * (C) Copyright 2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Wolfgang Denk <wd@denx.de>
  6. * Copyright 2004 Freescale Semiconductor.
  7. * (C) Copyright 2002,2003 Motorola,Inc.
  8. * Xianghua Xiao <X.Xiao@motorola.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * TQM85xx (8560/40/55/41) board configuration file
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* High Level Configuration Options */
  34. #define CONFIG_BOOKE 1 /* BOOKE */
  35. #define CONFIG_E500 1 /* BOOKE e500 family */
  36. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  37. #define CONFIG_PCI
  38. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. /*
  41. * Only MPC8540 doesn't have CPM module
  42. */
  43. #ifndef CONFIG_MPC8540
  44. #define CONFIG_CPM2 1 /* has CPM2 */
  45. #endif
  46. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  47. #undef CONFIG_CAN_DRIVER /* CAN Driver support */
  48. /*
  49. * sysclk for MPC85xx
  50. *
  51. * Two valid values are:
  52. * 33000000
  53. * 66000000
  54. *
  55. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  56. * is likely the desired value here, so that is now the default.
  57. * The board, however, can run at 66MHz. In any event, this value
  58. * must match the settings of some switches. Details can be found
  59. * in the README.mpc85xxads.
  60. */
  61. #ifndef CONFIG_SYS_CLK_FREQ
  62. #define CONFIG_SYS_CLK_FREQ 33333333
  63. #endif
  64. /*
  65. * These can be toggled for performance analysis, otherwise use default.
  66. */
  67. #define CONFIG_L2_CACHE /* toggle L2 cache */
  68. #define CONFIG_BTB /* toggle branch predition */
  69. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  70. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  71. #undef CFG_DRAM_TEST /* memory test, takes time */
  72. #define CFG_MEMTEST_START 0x00000000
  73. #define CFG_MEMTEST_END 0x10000000
  74. /*
  75. * Base addresses -- Note these are effective addresses where the
  76. * actual resources get mapped (not physical addresses)
  77. */
  78. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  79. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  80. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  81. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  82. /*
  83. * DDR Setup
  84. */
  85. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  86. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  87. #if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
  88. /* TQM8540 & 8560 need DLL-override */
  89. #define CONFIG_DDR_DLL /* DLL fix needed */
  90. #define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
  91. #endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
  92. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
  93. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  94. #endif /* CONFIG_TQM8541 || CONFIG_TQM8555 */
  95. /*
  96. * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
  97. * series while new boards have 'N' type Flashes from the S29GLxxxN
  98. * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
  99. */
  100. #undef CONFIG_TQM_FLASH_N_TYPE
  101. /*
  102. * Flash on the Local Bus
  103. */
  104. #define CFG_FLASH0 0xFC000000
  105. #define CFG_FLASH1 0xF8000000
  106. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  107. #define CFG_LBC_FLASH_BASE CFG_FLASH1 /* Localbus flash start */
  108. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH */
  109. #define CFG_BR0_PRELIM 0xfc001801 /* port size 32bit */
  110. #define CFG_OR0_PRELIM 0xfc000040 /* 64MB Flash */
  111. #define CFG_BR1_PRELIM 0xf8001801 /* port size 32bit */
  112. #define CFG_OR1_PRELIM 0xfc000040 /* 64MB Flash */
  113. #define CFG_FLASH_CFI /* flash is CFI compat. */
  114. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  115. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  116. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  117. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  118. #define CFG_MAX_FLASH_SECT 512 /* sectors per device */
  119. #undef CFG_FLASH_CHECKSUM
  120. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  121. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  122. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  123. #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  124. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  125. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  126. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  127. #define CONFIG_L1_INIT_RAM
  128. #define CFG_INIT_RAM_LOCK 1
  129. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  130. #define CFG_INIT_RAM_END 0x4000 /* End used area in RAM */
  131. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  132. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  133. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  134. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256kB for Mon */
  135. #define CFG_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
  136. /* Serial Port */
  137. #if defined(CONFIG_TQM8560)
  138. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  139. #undef CONFIG_CONS_NONE /* define if console on something else */
  140. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  141. #else /* !CONFIG_TQM8560 */
  142. #define CONFIG_CONS_INDEX 1
  143. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  144. #define CFG_NS16550
  145. #define CFG_NS16550_SERIAL
  146. #define CFG_NS16550_REG_SIZE 1
  147. #define CFG_NS16550_CLK get_bus_freq(0)
  148. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  149. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  150. /* PS/2 Keyboard */
  151. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  152. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  153. #define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
  154. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  155. #define CONFIG_BOARD_EARLY_INIT_R 1
  156. #endif /* CONFIG_TQM8560 */
  157. #define CONFIG_BAUDRATE 115200
  158. #define CFG_BAUDRATE_TABLE \
  159. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  160. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  161. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  162. #ifdef CFG_HUSH_PARSER
  163. #define CFG_PROMPT_HUSH_PS2 "> "
  164. #endif
  165. /* pass open firmware flat tree */
  166. #define CONFIG_OF_LIBFDT 1
  167. #define CONFIG_OF_BOARD_SETUP 1
  168. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  169. /* CAN */
  170. #ifdef CONFIG_CAN_DRIVER
  171. #define CFG_CAN_BASE 0xE3000000 /* CAN base address */
  172. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
  173. #define CFG_OR2_CAN (CFG_CAN_OR_AM | OR_UPM_BI)
  174. #define CFG_BR2_CAN ((CFG_CAN_BASE & BR_BA) | \
  175. BR_PS_8 | BR_MS_UPMC | BR_V)
  176. #endif /* CONFIG_CAN_DRIVER */
  177. /*
  178. * I2C
  179. */
  180. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  181. #define CONFIG_HARD_I2C /* I2C with hardware support */
  182. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  183. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  184. #define CFG_I2C_SLAVE 0x7F
  185. #define CFG_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  186. #define CFG_I2C_OFFSET 0x3000
  187. /* I2C RTC */
  188. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  189. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  190. /* I2C EEPROM */
  191. /*
  192. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
  193. */
  194. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  195. #define CFG_I2C_EEPROM_ADDR_LEN 2
  196. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  197. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  198. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  199. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  200. /* I2C SYSMON (LM75) */
  201. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  202. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  203. #define CFG_DTT_MAX_TEMP 70
  204. #define CFG_DTT_LOW_TEMP -30
  205. #define CFG_DTT_HYSTERESIS 3
  206. /* RapidIO MMU */
  207. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  208. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  209. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  210. /*
  211. * General PCI
  212. * Addresses are mapped 1-1.
  213. */
  214. #define CFG_PCI1_MEM_BASE 0x80000000
  215. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  216. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  217. #define CFG_PCI1_IO_BASE 0xe2000000
  218. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  219. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  220. #if defined(CONFIG_PCI)
  221. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  222. #define CONFIG_EEPRO100
  223. #undef CONFIG_TULIP
  224. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  225. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  226. #endif /* CONFIG_PCI */
  227. #define CONFIG_NET_MULTI 1
  228. #define CONFIG_MII 1 /* MII PHY management */
  229. #define CONFIG_TSEC1 1
  230. #define CONFIG_TSEC1_NAME "TSEC0"
  231. #define CONFIG_TSEC2 1
  232. #define CONFIG_TSEC2_NAME "TSEC1"
  233. #define TSEC1_PHY_ADDR 2
  234. #define TSEC2_PHY_ADDR 1
  235. #define TSEC1_PHYIDX 0
  236. #define TSEC2_PHYIDX 0
  237. #define TSEC1_FLAGS TSEC_GIGABIT
  238. #define TSEC2_FLAGS TSEC_GIGABIT
  239. #define FEC_PHY_ADDR 3
  240. #define FEC_PHYIDX 0
  241. #define FEC_FLAGS 0
  242. #define CONFIG_HAS_ETH0
  243. #define CONFIG_HAS_ETH1
  244. #define CONFIG_HAS_ETH2
  245. /* Options are TSEC[0-1], FEC */
  246. #define CONFIG_ETHPRIME "TSEC0"
  247. #if defined(CONFIG_TQM8540)
  248. /*
  249. * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
  250. * The FEC port is connected on the same signals as the FCC3 port
  251. * of the TQM8560 to the baseboard (STK85xx Starterkit).
  252. *
  253. * On the STK85xx Starterkit the X47/X50 jumper has to be set to
  254. * a - d (X50.2 - 3) to enable the FEC port.
  255. */
  256. #define CONFIG_MPC85XX_FEC 1
  257. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  258. #endif
  259. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
  260. /*
  261. * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
  262. * can be used at once, since only one FCC port is available on the STK85xx
  263. * Starterkit.
  264. *
  265. * To use this port you have to configure U-Boot to use the FCC port 1...2
  266. * and set the X47/X50 jumper to:
  267. * FCC1: a - b (X47.2 - X50.2)
  268. * FCC2: a - c (X50.2 - 1)
  269. */
  270. #define CONFIG_ETHER_ON_FCC
  271. #define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
  272. #endif
  273. #if defined(CONFIG_TQM8560)
  274. /*
  275. * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
  276. * can be used at once, since only one FCC port is available on the STK85xx
  277. * Starterkit.
  278. *
  279. * To use this port you have to configure U-Boot to use the FCC port 1...3
  280. * and set the X47/X50 jumper to:
  281. * FCC1: a - b (X47.2 - X50.2)
  282. * FCC2: a - c (X50.2 - 1)
  283. * FCC3: a - d (X50.2 - 3)
  284. */
  285. #define CONFIG_ETHER_ON_FCC
  286. #define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
  287. #endif
  288. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  289. #define CONFIG_ETHER_ON_FCC1
  290. #define CFG_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
  291. CMXFCR_TF1CS_MSK)
  292. #define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
  293. #define CFG_CPMFCR_RAMTYPE 0
  294. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  295. #endif
  296. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  297. #define CONFIG_ETHER_ON_FCC2
  298. #define CFG_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
  299. CMXFCR_TF2CS_MSK)
  300. #define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
  301. #define CFG_CPMFCR_RAMTYPE 0
  302. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  303. #endif
  304. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
  305. #define CONFIG_ETHER_ON_FCC3
  306. #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
  307. CMXFCR_TF3CS_MSK)
  308. #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  309. #define CFG_CPMFCR_RAMTYPE 0
  310. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  311. #endif
  312. /*
  313. * Environment
  314. */
  315. #define CFG_ENV_IS_IN_FLASH 1
  316. #ifdef CONFIG_TQM_FLASH_N_TYPE
  317. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
  318. #else /* !CONFIG_TQM_FLASH_N_TYPE */
  319. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  320. #endif /* CONFIG_TQM_FLASH_N_TYPE */
  321. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  322. #define CFG_ENV_SIZE 0x2000
  323. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  324. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  325. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  326. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  327. #define CONFIG_TIMESTAMP /* Print image info with ts */
  328. /*
  329. * BOOTP options
  330. */
  331. #define CONFIG_BOOTP_BOOTFILESIZE
  332. #define CONFIG_BOOTP_BOOTPATH
  333. #define CONFIG_BOOTP_GATEWAY
  334. #define CONFIG_BOOTP_HOSTNAME
  335. /*
  336. * Command line configuration.
  337. */
  338. #include <config_cmd_default.h>
  339. #define CONFIG_CMD_PING
  340. #define CONFIG_CMD_I2C
  341. #define CONFIG_CMD_DHCP
  342. #define CONFIG_CMD_NFS
  343. #define CONFIG_CMD_SNTP
  344. #define CONFIG_CMD_DATE
  345. #define CONFIG_CMD_EEPROM
  346. #define CONFIG_CMD_DTT
  347. #define CONFIG_CMD_MII
  348. #if defined(CONFIG_PCI)
  349. #define CONFIG_CMD_PCI
  350. #endif
  351. #undef CONFIG_WATCHDOG /* watchdog disabled */
  352. /*
  353. * Miscellaneous configurable options
  354. */
  355. #define CFG_LONGHELP /* undef to save memory */
  356. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  357. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  358. #if defined(CONFIG_CMD_KGDB)
  359. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  360. #else
  361. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  362. #endif
  363. #define CFG_PBSIZE (CFG_CBSIZE + \
  364. sizeof(CFG_PROMPT) + 16) /* Print Buf Size */
  365. #define CFG_MAXARGS 16 /* max number of command args */
  366. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  367. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  368. /*
  369. * For booting Linux, the board info and command line data
  370. * have to be in the first 8 MB of memory, since this is
  371. * the maximum mapped by the Linux kernel during initialization.
  372. */
  373. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  374. /*
  375. * Internal Definitions
  376. *
  377. * Boot Flags
  378. */
  379. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  380. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  381. #if defined(CONFIG_CMD_KGDB)
  382. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  383. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  384. #endif
  385. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  386. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  387. #define CONFIG_PREBOOT "echo;" \
  388. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  389. "echo"
  390. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  391. /*
  392. * Setup some board specific values for the default environment variables
  393. */
  394. #ifdef CONFIG_CPM2
  395. #define CFG_ENV_CONSDEV "consdev=ttyCPM0\0"
  396. #else
  397. #define CFG_ENV_CONSDEV "consdev=ttyS0\0"
  398. #endif
  399. #define CFG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
  400. MK_STR(CONFIG_HOSTNAME)".dtb\0"
  401. #define CFG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
  402. #define CFG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
  403. "uboot_addr="MK_STR(TEXT_BASE)"\0"
  404. #define CONFIG_EXTRA_ENV_SETTINGS \
  405. CFG_ENV_BOOTFILE \
  406. CFG_ENV_FDT_FILE \
  407. CFG_ENV_CONSDEV \
  408. "netdev=eth0\0" \
  409. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  410. "nfsroot=$serverip:$rootpath\0" \
  411. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  412. "addip=setenv bootargs $bootargs " \
  413. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  414. ":$hostname:$netdev:off panic=1\0" \
  415. "addcons=setenv bootargs $bootargs " \
  416. "console=$consdev,$baudrate\0" \
  417. "flash_nfs=run nfsargs addip addcons;" \
  418. "bootm $kernel_addr - $fdt_addr\0" \
  419. "flash_self=run ramargs addip addcons;" \
  420. "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
  421. "net_nfs=tftp $kernel_addr_r $bootfile;" \
  422. "tftp $fdt_addr_r $fdt_file;" \
  423. "run nfsargs addip addcons;" \
  424. "bootm $kernel_addr_r - $fdt_addr_r\0" \
  425. "rootpath=/opt/eldk/ppc_85xx\0" \
  426. "fdt_addr_r=900000\0" \
  427. "kernel_addr_r=1000000\0" \
  428. "fdt_addr=ffec0000\0" \
  429. "kernel_addr=ffd00000\0" \
  430. "ramdisk_addr=ff800000\0" \
  431. CFG_ENV_UBOOT \
  432. "load=tftp 100000 $uboot\0" \
  433. "update=protect off $uboot_addr +$filesize;" \
  434. "erase $uboot_addr +$filesize;" \
  435. "cp.b 100000 $uboot_addr $filesize;" \
  436. "setenv filesize;saveenv\0" \
  437. "upd=run load update\0" \
  438. ""
  439. #define CONFIG_BOOTCOMMAND "run flash_self"
  440. #endif /* __CONFIG_H */