v37.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_V37 1 /* ...on a Marel V37 board */
  34. #define CONFIG_LCD
  35. #define CONFIG_SHARP_LQ084V1DG21
  36. #undef CONFIG_LCD_LOGO
  37. /*-----------------------------------------------------------------------------
  38. * I2C Configuration
  39. *-----------------------------------------------------------------------------
  40. */
  41. #define CONFIG_I2C 1
  42. #define CFG_I2C_SLAVE 0x2
  43. #define CONFIG_8xx_CONS_SMC1 1
  44. #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
  45. #undef CONFIG_8xx_CONS_NONE
  46. #define CONFIG_BAUDRATE 9600 /* console baudrate = 115kbps */
  47. #if 0
  48. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  49. #else
  50. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  51. #endif
  52. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  53. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  54. #undef CONFIG_BOOTARGS
  55. #define CONFIG_BOOTCOMMAND \
  56. "tftpboot; " \
  57. "setenv bootargs console=tty0 " \
  58. "root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  59. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  60. "bootm"
  61. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  62. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
  65. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  66. #define CONFIG_MAC_PARTITION
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  69. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  70. CFG_CMD_JFFS2 | \
  71. CFG_CMD_DATE )
  72. /* Flash banks JFFS2 should use */
  73. #define CFG_JFFS2_FIRST_BANK 1
  74. #define CFG_JFFS2_NUM_BANKS 1
  75. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  76. #include <cmd_confdefs.h>
  77. /*
  78. * Miscellaneous configurable options
  79. */
  80. #define CFG_LONGHELP /* undef to save memory */
  81. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  82. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  83. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  84. #else
  85. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  86. #endif
  87. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  88. #define CFG_MAXARGS 16 /* max number of command args */
  89. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  90. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  91. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  92. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  93. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  94. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  95. /*
  96. * Low Level Configuration Settings
  97. * (address mappings, register initial values, etc.)
  98. * You should know what you are doing if you make changes here.
  99. */
  100. /*-----------------------------------------------------------------------
  101. * Internal Memory Mapped Register
  102. */
  103. #define CFG_IMMR 0xF0000000
  104. /*-----------------------------------------------------------------------
  105. * Definitions for initial stack pointer and data area (in DPRAM)
  106. */
  107. #define CFG_INIT_RAM_ADDR CFG_IMMR
  108. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  109. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  110. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  111. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  112. /*-----------------------------------------------------------------------
  113. * Start addresses for the final memory configuration
  114. * (Set up by the startup code)
  115. * Please note that CFG_SDRAM_BASE _must_ start at 0
  116. */
  117. #define CFG_SDRAM_BASE 0x00000000
  118. #define CFG_FLASH_BASE0 0x40000000
  119. #define CFG_FLASH_BASE1 0x60000000
  120. #define CFG_FLASH_BASE CFG_FLASH_BASE1
  121. #if defined(DEBUG)
  122. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  123. #else
  124. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  125. #endif
  126. #define CFG_MONITOR_BASE CFG_FLASH_BASE0
  127. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  128. /*
  129. * For booting Linux, the board info and command line data
  130. * have to be in the first 8 MB of memory, since this is
  131. * the maximum mapped by the Linux kernel during initialization.
  132. */
  133. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  134. /*-----------------------------------------------------------------------
  135. * FLASH organization
  136. */
  137. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  138. #define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  139. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  140. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  141. #define CFG_ENV_IS_IN_NVRAM 1
  142. #define CFG_ENV_ADDR 0x80000000/* Address of Environment */
  143. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  144. #define CFG_ENV_OFFSET 0
  145. /*-----------------------------------------------------------------------
  146. * Cache Configuration
  147. */
  148. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  149. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  150. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  151. #endif
  152. /*-----------------------------------------------------------------------
  153. * SYPCR - System Protection Control 11-9
  154. * SYPCR can only be written once after reset!
  155. *-----------------------------------------------------------------------
  156. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  157. */
  158. #if defined(CONFIG_WATCHDOG)
  159. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  160. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  161. #else
  162. #define CFG_SYPCR 0xFFFFFF88
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SIUMCR - SIU Module Configuration 11-6
  166. *-----------------------------------------------------------------------
  167. * PCMCIA config., multi-function pin tri-state
  168. */
  169. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_FRC | SIUMCR_GB5E)
  170. /*-----------------------------------------------------------------------
  171. * TBSCR - Time Base Status and Control 11-26
  172. *-----------------------------------------------------------------------
  173. * Clear Reference Interrupt Status, Timebase freezing enabled
  174. */
  175. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  176. /*-----------------------------------------------------------------------
  177. * RTCSC - Real-Time Clock Status and Control Register 11-27
  178. *-----------------------------------------------------------------------
  179. */
  180. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  181. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  182. /*-----------------------------------------------------------------------
  183. * PISCR - Periodic Interrupt Status and Control 11-31
  184. *-----------------------------------------------------------------------
  185. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  186. */
  187. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  188. /*
  189. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  190. */
  191. /*-----------------------------------------------------------------------
  192. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  193. *-----------------------------------------------------------------------
  194. * Reset PLL lock status sticky bit, timer expired status bit and timer
  195. * interrupt status bit
  196. *
  197. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  198. */
  199. /* up to 50 MHz we use a 1:1 clock */
  200. #define CFG_PLPRCR ( (1524 << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TMIST | PLPRCR_TEXPS )
  201. /*-----------------------------------------------------------------------
  202. * SCCR - System Clock and reset Control Register 15-27
  203. *-----------------------------------------------------------------------
  204. * Set clock output, timebase and RTC source and divider,
  205. * power management and some other internal clocks
  206. */
  207. #define SCCR_MASK SCCR_EBDF11
  208. /* up to 50 MHz we use a 1:1 clock */
  209. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  210. /*-----------------------------------------------------------------------
  211. * PCMCIA stuff
  212. *-----------------------------------------------------------------------
  213. *
  214. */
  215. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  216. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  217. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  218. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  219. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  220. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  221. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  222. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  223. /*-----------------------------------------------------------------------
  224. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  225. *-----------------------------------------------------------------------
  226. */
  227. #undef CONFIG_IDE_PCCARD /* Use IDE with PC Card Adapter */
  228. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  229. #undef CONFIG_IDE_LED /* LED for ide not supported */
  230. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  231. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  232. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  233. #define CFG_ATA_IDE0_OFFSET 0x0000
  234. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  235. /* Offset for data I/O */
  236. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  237. /* Offset for normal register accesses */
  238. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  239. /* Offset for alternate registers */
  240. #define CFG_ATA_ALT_OFFSET 0x0100
  241. /*-----------------------------------------------------------------------
  242. *
  243. *-----------------------------------------------------------------------
  244. *
  245. */
  246. #define CFG_DER 0
  247. /*
  248. * Init Memory Controller:
  249. *
  250. * BR0 and OR0 (FLASH)
  251. */
  252. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  253. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
  254. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  255. #define CFG_OR_TIMING_FLASH 0xF56
  256. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  257. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V)
  258. #define CFG_OR5_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  259. #define CFG_BR5_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V)
  260. /*
  261. * BR1 and OR1 (Battery backed SRAM)
  262. */
  263. #define CFG_BR1_PRELIM 0x80000401
  264. #define CFG_OR1_PRELIM 0xFFC00736
  265. /*
  266. * BR2 and OR2 (SDRAM)
  267. */
  268. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  269. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB */
  270. #define CFG_OR_TIMING_SDRAM 0x00000A00
  271. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  272. #define CFG_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  273. /* Marel V37 mem setting */
  274. #define CFG_BR3_CAN 0xC0000401
  275. #define CFG_OR3_CAN 0xFFFF0724
  276. /*
  277. #define CFG_BR3_PRELIM 0xFA400001
  278. #define CFG_OR3_PRELIM 0xFFFF8910
  279. #define CFG_BR4_PRELIM 0xFA000401
  280. #define CFG_OR4_PRELIM 0xFFFE0970
  281. */
  282. /*
  283. * Memory Periodic Timer Prescaler
  284. */
  285. /* periodic timer for refresh */
  286. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  287. /*
  288. * Refresh clock Prescalar
  289. */
  290. #define CFG_MPTPR MPTPR_PTP_DIV16
  291. /*
  292. * MAMR settings for SDRAM
  293. */
  294. /* 10 column SDRAM */
  295. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  296. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  297. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  298. /*
  299. * Internal Definitions
  300. *
  301. * Boot Flags
  302. */
  303. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  304. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  305. #endif /* __CONFIG_H */