IAD210.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include <mpc8xx_irq.h>
  29. # ifdef DEBUG
  30. # warning DEBUG Defined
  31. # endif /* DEBUG */
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1
  37. #define CONFIG_IAD210 1 /* ...on a IAD210 module */
  38. #define CONFIG_MPC860T 1
  39. #define CONFIG_MPC862 1
  40. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  41. #undef CONFIG_8xx_CONS_SMC1
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #define CONFIG_8xx_CONS_SCC2 /* V24 on SCC2 */
  44. #undef CONFIG_8xx_CONS_NONE
  45. #define CONFIG_BAUDRATE 9600
  46. # define MPC8XX_FACT 16
  47. # define CONFIG_8xx_GCLK_FREQ (64000000L) /* define if can't use get_gclk_freq */
  48. # define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  49. #if 0
  50. # define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  51. #else
  52. # define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  53. #endif
  54. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  55. /* using this define saves us updating another source file */
  56. #define CONFIG_BOARD_PRE_INIT 1
  57. #undef CONFIG_BOOTARGS
  58. /* #define CONFIG_BOOTCOMMAND \
  59. "bootp;" \
  60. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  61. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  62. "bootm"
  63. */
  64. #define CONFIG_BOOTCOMMAND \
  65. "setenv bootargs root=/dev/nfs" \
  66. "ip=192.168.28.129:139.10.137.138:192.168.28.1:255.255.255.0:iadlinux002::off; " \
  67. #undef CONFIG_WATCHDOG /* watchdog disabled */
  68. /* #define CONFIG_STATUS_LED 1*/ /* Status LED enabled */
  69. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  70. # undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */
  71. # define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  72. # define CFG_DISCOVER_PHY 1
  73. # define CONFIG_FEC_UTOPIA 1
  74. # define CONFIG_ETHADDR 08:00:06:26:A2:6D
  75. # define CONFIG_IPADDR 192.168.28.128
  76. # define CONFIG_SERVERIP 139.10.137.138
  77. # define CFG_DISCOVER_PHY 1
  78. #define CONFIG_MAC_PARTITION
  79. #define CONFIG_DOS_PARTITION
  80. /* enable I2C and select the hardware/software driver */
  81. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  82. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  83. # define CFG_I2C_SPEED 50000
  84. # define CFG_I2C_SLAVE 0xDD
  85. # define CFG_I2C_EEPROM_ADDR 0x50
  86. /*
  87. * Software (bit-bang) I2C driver configuration
  88. */
  89. #define PB_SCL 0x00000020 /* PB 26 */
  90. #define PB_SDA 0x00000010 /* PB 27 */
  91. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  92. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  93. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  94. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  95. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  96. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  97. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  98. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  99. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  100. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  101. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  102. CFG_CMD_ASKENV | \
  103. CFG_CMD_DHCP | \
  104. CFG_CMD_DATE )
  105. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  106. #include <cmd_confdefs.h>
  107. /*
  108. * Miscellaneous configurable options
  109. */
  110. #define CFG_LONGHELP /* undef to save memory */
  111. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  112. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  113. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  114. #else
  115. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  116. #endif
  117. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  118. #define CFG_MAXARGS 16 /* max number of command args */
  119. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  120. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  121. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  122. #define CFG_LOAD_ADDR 0x00100000
  123. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  124. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  125. /*
  126. * Low Level Configuration Settings
  127. * (address mappings, register initial values, etc.)
  128. * You should know what you are doing if you make changes here.
  129. */
  130. /*-----------------------------------------------------------------------
  131. * Internal Memory Mapped Register
  132. */
  133. #define CFG_IMMR 0xFFF00000
  134. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  135. /*-----------------------------------------------------------------------
  136. * Definitions for initial stack pointer and data area (in DPRAM)
  137. */
  138. #define CFG_INIT_RAM_ADDR CFG_IMMR
  139. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  140. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  141. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  142. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  143. /*-----------------------------------------------------------------------
  144. * Start addresses for the final memory configuration
  145. * (Set up by the startup code)
  146. * Please note that CFG_SDRAM_BASE _must_ start at 0
  147. */
  148. #define CFG_SDRAM_BASE 0x00000000
  149. #define CFG_FLASH_BASE 0x08000000
  150. #define CFG_FLASH_SIZE ((uint)(4 * 1024 * 1024)) /* max 16Mbyte */
  151. #define CFG_RESET_ADDRESS 0xFFF00100
  152. #if defined(DEBUG)
  153. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  154. #else
  155. # define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  156. #endif
  157. # define CFG_MONITOR_BASE CFG_FLASH_BASE
  158. # define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  159. /*
  160. * For booting Linux, the board info and command line data
  161. * have to be in the first 8 MB of memory, since this is
  162. * the maximum mapped by the Linux kernel during initialization.
  163. */
  164. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  165. /*-----------------------------------------------------------------------
  166. * FLASH organization
  167. */
  168. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  169. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  170. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  171. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  172. #define CFG_ENV_IS_IN_FLASH 1
  173. #define CFG_ENV_OFFSET 0x8000
  174. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  175. /*-----------------------------------------------------------------------
  176. * Cache Configuration
  177. */
  178. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * SYPCR - System Protection Control 11-9
  184. * SYPCR can only be written once after reset!
  185. *-----------------------------------------------------------------------
  186. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  187. */
  188. #if defined(CONFIG_WATCHDOG)
  189. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  190. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  191. #else
  192. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * SIUMCR - SIU Module Configuration 11-6
  196. *-----------------------------------------------------------------------
  197. * PCMCIA config., multi-function pin tri-state
  198. */
  199. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  200. /*-----------------------------------------------------------------------
  201. * TBSCR - Time Base Status and Control 11-26
  202. *-----------------------------------------------------------------------
  203. * Clear Reference Interrupt Status, Timebase freezing enabled
  204. */
  205. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  206. /*-----------------------------------------------------------------------
  207. * PISCR - Periodic Interrupt Status and Control 11-31
  208. *-----------------------------------------------------------------------
  209. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  210. */
  211. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  212. /*-----------------------------------------------------------------------
  213. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  214. *-----------------------------------------------------------------------
  215. * set the PLL, the low-power modes and the reset control (15-29)
  216. */
  217. #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  218. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  219. /*-----------------------------------------------------------------------
  220. * SCCR - System Clock and reset Control Register 15-27
  221. *-----------------------------------------------------------------------
  222. * Set clock output, timebase and RTC source and divider,
  223. * power management and some other internal clocks
  224. */
  225. #define SCCR_MASK SCCR_EBDF11
  226. #define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
  227. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  228. SCCR_DFLCD000 |SCCR_DFALCD00 )
  229. /*-----------------------------------------------------------------------
  230. * RCCR - RISC Controller Configuration Register 19-4
  231. *-----------------------------------------------------------------------
  232. */
  233. /* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */
  234. #define CFG_RCCR 0x0020
  235. /*-----------------------------------------------------------------------
  236. * PCMCIA stuff
  237. *-----------------------------------------------------------------------
  238. */
  239. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  240. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  241. /*-----------------------------------------------------------------------
  242. *
  243. *-----------------------------------------------------------------------
  244. *
  245. */
  246. #define CFG_DER 0
  247. /* Because of the way the 860 starts up and assigns CS0 the
  248. * entire address space, we have to set the memory controller
  249. * differently. Normally, you write the option register
  250. * first, and then enable the chip select by writing the
  251. * base register. For CS0, you must write the base register
  252. * first, followed by the option register.
  253. */
  254. /*
  255. * Init Memory Controller:
  256. *
  257. * BR0 and OR0 (FLASH)
  258. */
  259. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  260. /* used to re-map FLASH both when starting from SRAM or FLASH:
  261. * restrict access enough to keep SRAM working (if any)
  262. * but not too much to meddle with FLASH accesses
  263. */
  264. #define CFG_REMAP_OR_AM 0xF8000000 /* OR addr mask */
  265. #define CFG_PRELIM_OR_AM 0xF8000000 /* OR addr mask */
  266. /* FLASH timing:
  267. TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
  268. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
  269. OR_SCY_3_CLK | OR_EHTR)
  270. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  271. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  272. /*
  273. * BR2/3 and OR2/3 (SDRAM)
  274. *
  275. */
  276. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank #0 */
  277. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  278. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  279. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | OR_CSNT_SAM | OR_BI | OR_ACS_DIV4)
  280. #define CFG_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  281. #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  282. /*
  283. * Memory Periodic Timer Prescaler
  284. */
  285. /* periodic timer for refresh */
  286. #define CFG_MAMR_PTA 124 /* start with divider for 64 MHz */
  287. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  288. #define CFG_MPTPR MPTPR_PTP_DIV32 /* setting for 1 bank */
  289. /*
  290. * MAMR settings for SDRAM
  291. */
  292. #define CFG_MAMR ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  293. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  294. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_8X)
  295. /*
  296. * Internal Definitions
  297. *
  298. * Boot Flags
  299. */
  300. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  301. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  302. #ifdef CONFIG_MPC860T
  303. /* Interrupt level assignments.
  304. */
  305. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  306. #endif /* CONFIG_MPC860T */
  307. #endif /* __CONFIG_H */