pcu_e.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc8xx.h>
  25. #include <commproc.h>
  26. #include <i2c.h>
  27. #include <command.h>
  28. /* ------------------------------------------------------------------------- */
  29. static long int dram_size (long int, long int *, long int);
  30. static void puma_status (void);
  31. static void puma_set_mode (int mode);
  32. static int puma_init_done (void);
  33. static void puma_load (ulong addr, ulong len);
  34. /* ------------------------------------------------------------------------- */
  35. #define _NOT_USED_ 0xFFFFFFFF
  36. /*
  37. * 50 MHz SDRAM access using UPM A
  38. */
  39. const uint sdram_table[] =
  40. {
  41. /*
  42. * Single Read. (Offset 0 in UPM RAM)
  43. */
  44. 0x1f0dfc04, 0xeeafbc04, 0x11af7c04, 0xefbeec00,
  45. 0x1ffddc47, /* last */
  46. /*
  47. * SDRAM Initialization (offset 5 in UPM RAM)
  48. *
  49. * This is no UPM entry point. The following definition uses
  50. * the remaining space to establish an initialization
  51. * sequence, which is executed by a RUN command.
  52. *
  53. */
  54. 0x1ffddc35, 0xefceac34, 0x1f3d5c35, /* last */
  55. /*
  56. * Burst Read. (Offset 8 in UPM RAM)
  57. */
  58. 0x1f0dfc04, 0xeeafbc04, 0x10af7c04, 0xf0affc00,
  59. 0xf0affc00, 0xf1affc00, 0xefbeec00, 0x1ffddc47, /* last */
  60. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  61. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  62. /*
  63. * Single Write. (Offset 18 in UPM RAM)
  64. */
  65. 0x1f0dfc04, 0xeeafac00, 0x01be4c04, 0x1ffddc47, /* last */
  66. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  67. /*
  68. * Burst Write. (Offset 20 in UPM RAM)
  69. */
  70. 0x1f0dfc04, 0xeeafac00, 0x10af5c00, 0xf0affc00,
  71. 0xf0affc00, 0xe1beec04, 0x1ffddc47, /* last */
  72. _NOT_USED_,
  73. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  74. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  75. /*
  76. * Refresh (Offset 30 in UPM RAM)
  77. */
  78. 0x1ffd7c84, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  79. 0xfffffc84, 0xfffffc07, /* last */
  80. _NOT_USED_, _NOT_USED_,
  81. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  82. /*
  83. * Exception. (Offset 3c in UPM RAM)
  84. */
  85. 0x7ffffc07, /* last */
  86. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  87. };
  88. /* ------------------------------------------------------------------------- */
  89. /*
  90. * PUMA access using UPM B
  91. */
  92. const uint puma_table[] =
  93. {
  94. /*
  95. * Single Read. (Offset 0 in UPM RAM)
  96. */
  97. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  98. _NOT_USED_,
  99. /*
  100. * Precharge and MRS
  101. */
  102. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  103. /*
  104. * Burst Read. (Offset 8 in UPM RAM)
  105. */
  106. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  107. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  108. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  109. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  110. /*
  111. * Single Write. (Offset 18 in UPM RAM)
  112. */
  113. 0x0ffff804, 0x0ffff400, 0x3ffffc47, /* last */
  114. _NOT_USED_,
  115. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  116. /*
  117. * Burst Write. (Offset 20 in UPM RAM)
  118. */
  119. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  120. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  121. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  122. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  123. /*
  124. * Refresh (Offset 30 in UPM RAM)
  125. */
  126. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  127. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  128. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  129. /*
  130. * Exception. (Offset 3c in UPM RAM)
  131. */
  132. 0x7ffffc07, /* last */
  133. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  134. };
  135. /* ------------------------------------------------------------------------- */
  136. /*
  137. * Check Board Identity:
  138. *
  139. */
  140. int checkboard (void)
  141. {
  142. puts ("Board: Siemens PCU E\n");
  143. return (0);
  144. }
  145. /* ------------------------------------------------------------------------- */
  146. long int
  147. initdram (int board_type)
  148. {
  149. volatile immap_t *immr = (immap_t *)CFG_IMMR;
  150. volatile memctl8xx_t *memctl = &immr->im_memctl;
  151. long int size_b0, reg;
  152. int i;
  153. /*
  154. * Configure UPMA for SDRAM
  155. */
  156. upmconfig(UPMA, (uint *)sdram_table, sizeof(sdram_table)/sizeof(uint));
  157. memctl->memc_mptpr = CFG_MPTPR;
  158. /* burst length=4, burst type=sequential, CAS latency=2 */
  159. memctl->memc_mar = 0x00000088;
  160. /*
  161. * Map controller bank 2 to the SDRAM bank at preliminary address.
  162. */
  163. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  164. memctl->memc_or5 = CFG_OR5_PRELIM;
  165. memctl->memc_br5 = CFG_BR5_PRELIM;
  166. #else /* XXX */
  167. memctl->memc_or2 = CFG_OR2_PRELIM;
  168. memctl->memc_br2 = CFG_BR2_PRELIM;
  169. #endif /* XXX */
  170. /* initialize memory address register */
  171. memctl->memc_mamr = CFG_MAMR; /* refresh not enabled yet */
  172. /* mode initialization (offset 5) */
  173. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  174. udelay(200); /* 0x8000A105 */
  175. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS5 | MCR_MLCF(1) | MCR_MAD(0x05);
  176. #else /* XXX */
  177. udelay(200); /* 0x80004105 */
  178. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS2 | MCR_MLCF(1) | MCR_MAD(0x05);
  179. #endif /* XXX */
  180. /* run 2 refresh sequence with 4-beat refresh burst (offset 0x30) */
  181. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  182. udelay(1); /* 0x8000A830 */
  183. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS5 | MCR_MLCF(8) | MCR_MAD(0x30);
  184. #else /* XXX */
  185. udelay(1); /* 0x80004830 */
  186. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS2 | MCR_MLCF(8) | MCR_MAD(0x30);
  187. #endif /* XXX */
  188. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  189. udelay(1); /* 0x8000A106 */
  190. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS5 | MCR_MLCF(1) | MCR_MAD(0x06);
  191. #else /* XXX */
  192. udelay(1); /* 0x80004106 */
  193. memctl->memc_mcr = MCR_OP_RUN | MCR_MB_CS2 | MCR_MLCF(1) | MCR_MAD(0x06);
  194. #endif /* XXX */
  195. reg = memctl->memc_mamr;
  196. reg &= ~MAMR_TLFA_MSK; /* switch timer loop ... */
  197. reg |= MAMR_TLFA_4X; /* ... to 4x */
  198. reg |= MAMR_PTAE; /* enable refresh */
  199. memctl->memc_mamr = reg;
  200. udelay(200);
  201. /* Need at least 10 DRAM accesses to stabilize */
  202. for (i=0; i<10; ++i) {
  203. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  204. volatile unsigned long *addr = (volatile unsigned long *)SDRAM_BASE5_PRELIM;
  205. #else /* XXX */
  206. volatile unsigned long *addr = (volatile unsigned long *)SDRAM_BASE2_PRELIM;
  207. #endif /* XXX */
  208. unsigned long val;
  209. val = *(addr + i);
  210. *(addr + i) = val;
  211. }
  212. /*
  213. * Check Bank 0 Memory Size for re-configuration
  214. */
  215. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  216. size_b0 = dram_size (CFG_MAMR, (ulong *)SDRAM_BASE5_PRELIM, SDRAM_MAX_SIZE);
  217. #else /* XXX */
  218. size_b0 = dram_size (CFG_MAMR, (ulong *)SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);
  219. #endif /* XXX */
  220. memctl->memc_mamr = CFG_MAMR | MAMR_PTAE;
  221. /*
  222. * Final mapping:
  223. */
  224. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  225. memctl->memc_or5 = ((-size_b0) & 0xFFFF0000) | SDRAM_TIMING;
  226. memctl->memc_br5 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  227. #else /* XXX */
  228. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | SDRAM_TIMING;
  229. memctl->memc_br2 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  230. #endif /* XXX */
  231. udelay(1000);
  232. /*
  233. * Configure UPMB for PUMA
  234. */
  235. upmconfig(UPMB, (uint *)puma_table, sizeof(puma_table)/sizeof(uint));
  236. return (size_b0);
  237. }
  238. /* ------------------------------------------------------------------------- */
  239. /*
  240. * Check memory range for valid RAM. A simple memory test determines
  241. * the actually available RAM size between addresses `base' and
  242. * `base + maxsize'. Some (not all) hardware errors are detected:
  243. * - short between address lines
  244. * - short between data lines
  245. */
  246. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  247. {
  248. volatile immap_t *immr = (immap_t *)CFG_IMMR;
  249. volatile memctl8xx_t *memctl = &immr->im_memctl;
  250. volatile long int *addr;
  251. ulong cnt, val;
  252. ulong save[32]; /* to make test non-destructive */
  253. unsigned char i = 0;
  254. memctl->memc_mamr = mamr_value;
  255. for (cnt = maxsize/sizeof(long); cnt > 0; cnt >>= 1) {
  256. addr = base + cnt; /* pointer arith! */
  257. save[i++] = *addr;
  258. *addr = ~cnt;
  259. }
  260. /* write 0 to base address */
  261. addr = base;
  262. save[i] = *addr;
  263. *addr = 0;
  264. /* check at base address */
  265. if ((val = *addr) != 0) {
  266. *addr = save[i];
  267. return (0);
  268. }
  269. for (cnt = 1; cnt <= maxsize/sizeof(long); cnt <<= 1) {
  270. addr = base + cnt; /* pointer arith! */
  271. val = *addr;
  272. *addr = save[--i];
  273. if (val != (~cnt)) {
  274. return (cnt * sizeof(long));
  275. }
  276. }
  277. return (maxsize);
  278. }
  279. /* ------------------------------------------------------------------------- */
  280. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  281. #define ETH_CFG_BITS (CFG_PB_ETH_CFG1 | CFG_PB_ETH_CFG2 | CFG_PB_ETH_CFG3 )
  282. #else /* XXX */
  283. #define ETH_CFG_BITS (CFG_PB_ETH_MDDIS | CFG_PB_ETH_CFG1 | \
  284. CFG_PB_ETH_CFG2 | CFG_PB_ETH_CFG3 )
  285. #endif /* XXX */
  286. #define ETH_ALL_BITS (ETH_CFG_BITS | CFG_PB_ETH_POWERDOWN | CFG_PB_ETH_RESET)
  287. void reset_phy(void)
  288. {
  289. immap_t *immr = (immap_t *)CFG_IMMR;
  290. ulong value;
  291. /* Configure all needed port pins for GPIO */
  292. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  293. # if CFG_ETH_MDDIS_VALUE
  294. immr->im_ioport.iop_padat |= CFG_PA_ETH_MDDIS;
  295. # else
  296. immr->im_ioport.iop_padat &= ~(CFG_PA_ETH_MDDIS); /* Set low */
  297. # endif
  298. immr->im_ioport.iop_papar &= ~(CFG_PA_ETH_MDDIS); /* GPIO */
  299. immr->im_ioport.iop_paodr &= ~(CFG_PA_ETH_MDDIS); /* active output */
  300. immr->im_ioport.iop_padir |= CFG_PA_ETH_MDDIS; /* output */
  301. #endif /* XXX */
  302. immr->im_cpm.cp_pbpar &= ~(ETH_ALL_BITS); /* GPIO */
  303. immr->im_cpm.cp_pbodr &= ~(ETH_ALL_BITS); /* active output */
  304. value = immr->im_cpm.cp_pbdat;
  305. /* Assert Powerdown and Reset signals */
  306. value |= CFG_PB_ETH_POWERDOWN;
  307. value &= ~(CFG_PB_ETH_RESET);
  308. /* PHY configuration includes MDDIS and CFG1 ... CFG3 */
  309. #if !PCU_E_WITH_SWAPPED_CS
  310. # if CFG_ETH_MDDIS_VALUE
  311. value |= CFG_PB_ETH_MDDIS;
  312. # else
  313. value &= ~(CFG_PB_ETH_MDDIS);
  314. # endif
  315. #endif
  316. #if CFG_ETH_CFG1_VALUE
  317. value |= CFG_PB_ETH_CFG1;
  318. #else
  319. value &= ~(CFG_PB_ETH_CFG1);
  320. #endif
  321. #if CFG_ETH_CFG2_VALUE
  322. value |= CFG_PB_ETH_CFG2;
  323. #else
  324. value &= ~(CFG_PB_ETH_CFG2);
  325. #endif
  326. #if CFG_ETH_CFG3_VALUE
  327. value |= CFG_PB_ETH_CFG3;
  328. #else
  329. value &= ~(CFG_PB_ETH_CFG3);
  330. #endif
  331. /* Drive output signals to initial state */
  332. immr->im_cpm.cp_pbdat = value;
  333. immr->im_cpm.cp_pbdir |= ETH_ALL_BITS;
  334. udelay (10000);
  335. /* De-assert Ethernet Powerdown */
  336. immr->im_cpm.cp_pbdat &= ~(CFG_PB_ETH_POWERDOWN); /* Enable PHY power */
  337. udelay (10000);
  338. /* de-assert RESET signal of PHY */
  339. immr->im_cpm.cp_pbdat |= CFG_PB_ETH_RESET;
  340. udelay (1000);
  341. }
  342. /*-----------------------------------------------------------------------
  343. * Board Special Commands: access functions for "PUMA" FPGA
  344. */
  345. #if (CONFIG_COMMANDS & CFG_CMD_BSP)
  346. #define PUMA_READ_MODE 0
  347. #define PUMA_LOAD_MODE 1
  348. int do_puma (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  349. {
  350. ulong addr, len;
  351. switch (argc) {
  352. case 2: /* PUMA reset */
  353. if (strncmp(argv[1], "stat", 4) == 0) { /* Reset */
  354. puma_status ();
  355. return 0;
  356. }
  357. break;
  358. case 4: /* PUMA load addr len */
  359. if (strcmp(argv[1],"load") != 0)
  360. break;
  361. addr = simple_strtoul(argv[2], NULL, 16);
  362. len = simple_strtoul(argv[3], NULL, 16);
  363. printf ("PUMA load: addr %08lX len %ld (0x%lX): ",
  364. addr, len, len);
  365. puma_load (addr, len);
  366. return 0;
  367. default:
  368. break;
  369. }
  370. printf ("Usage:\n%s\n", cmdtp->usage);
  371. return 1;
  372. }
  373. U_BOOT_CMD(
  374. puma, 4, 1, do_puma,
  375. "puma - access PUMA FPGA\n",
  376. "status - print PUMA status\n"
  377. "puma load addr len - load PUMA configuration data\n"
  378. );
  379. #endif /* CFG_CMD_BSP */
  380. /* . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . */
  381. static void puma_set_mode (int mode)
  382. {
  383. volatile immap_t *immr = (immap_t *)CFG_IMMR;
  384. volatile memctl8xx_t *memctl = &immr->im_memctl;
  385. /* disable PUMA in memory controller */
  386. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  387. memctl->memc_br3 = 0;
  388. #else /* XXX */
  389. memctl->memc_br4 = 0;
  390. #endif /* XXX */
  391. switch (mode) {
  392. case PUMA_READ_MODE:
  393. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  394. memctl->memc_or3 = PUMA_CONF_OR_READ;
  395. memctl->memc_br3 = PUMA_CONF_BR_READ;
  396. #else /* XXX */
  397. memctl->memc_or4 = PUMA_CONF_OR_READ;
  398. memctl->memc_br4 = PUMA_CONF_BR_READ;
  399. #endif /* XXX */
  400. break;
  401. case PUMA_LOAD_MODE:
  402. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  403. memctl->memc_or3 = PUMA_CONF_OR_LOAD;
  404. memctl->memc_br3 = PUMA_CONF_BR_LOAD;
  405. #else /* XXX */
  406. memctl->memc_or4 = PUMA_CONF_OR_READ;
  407. memctl->memc_br4 = PUMA_CONF_BR_READ;
  408. #endif /* XXX */
  409. break;
  410. }
  411. }
  412. /* . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . */
  413. #define PUMA_INIT_TIMEOUT 1000 /* max. 1000 ms = 1 second */
  414. static void puma_load (ulong addr, ulong len)
  415. {
  416. volatile immap_t *immr = (immap_t *)CFG_IMMR;
  417. volatile uchar *fpga_addr = (volatile uchar *)PUMA_CONF_BASE; /* XXX ??? */
  418. uchar *data = (uchar *)addr;
  419. int i;
  420. /* align length */
  421. if (len & 1)
  422. ++len;
  423. /* Reset FPGA */
  424. immr->im_ioport.iop_pcpar &= ~(CFG_PC_PUMA_INIT); /* make input */
  425. immr->im_ioport.iop_pcso &= ~(CFG_PC_PUMA_INIT);
  426. immr->im_ioport.iop_pcdir &= ~(CFG_PC_PUMA_INIT);
  427. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  428. immr->im_cpm.cp_pbpar &= ~(CFG_PB_PUMA_PROG); /* GPIO */
  429. immr->im_cpm.cp_pbodr &= ~(CFG_PB_PUMA_PROG); /* active output */
  430. immr->im_cpm.cp_pbdat &= ~(CFG_PB_PUMA_PROG); /* Set low */
  431. immr->im_cpm.cp_pbdir |= CFG_PB_PUMA_PROG; /* output */
  432. #else
  433. immr->im_ioport.iop_papar &= ~(CFG_PA_PUMA_PROG); /* GPIO */
  434. immr->im_ioport.iop_padat &= ~(CFG_PA_PUMA_PROG); /* Set low */
  435. immr->im_ioport.iop_paodr &= ~(CFG_PA_PUMA_PROG); /* active output */
  436. immr->im_ioport.iop_padir |= CFG_PA_PUMA_PROG; /* output */
  437. #endif /* XXX */
  438. udelay (100);
  439. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  440. immr->im_cpm.cp_pbdat |= CFG_PB_PUMA_PROG; /* release reset */
  441. #else
  442. immr->im_ioport.iop_padat |= CFG_PA_PUMA_PROG; /* release reset */
  443. #endif /* XXX */
  444. /* wait until INIT indicates completion of reset */
  445. for (i=0; i<PUMA_INIT_TIMEOUT; ++i) {
  446. udelay (1000);
  447. if (immr->im_ioport.iop_pcdat & CFG_PC_PUMA_INIT)
  448. break;
  449. }
  450. if (i == PUMA_INIT_TIMEOUT) {
  451. printf ("*** PUMA init timeout ***\n");
  452. return;
  453. }
  454. puma_set_mode (PUMA_LOAD_MODE);
  455. while (len--)
  456. *fpga_addr = *data++;
  457. puma_set_mode (PUMA_READ_MODE);
  458. puma_status ();
  459. }
  460. /* . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . */
  461. static void puma_status (void)
  462. {
  463. /* Check state */
  464. printf ("PUMA initialization is %scomplete\n",
  465. puma_init_done() ? "" : "NOT ");
  466. }
  467. /* . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . */
  468. static int puma_init_done (void)
  469. {
  470. volatile immap_t *immr = (immap_t *)CFG_IMMR;
  471. /* make sure pin is GPIO input */
  472. immr->im_ioport.iop_pcpar &= ~(CFG_PC_PUMA_DONE);
  473. immr->im_ioport.iop_pcso &= ~(CFG_PC_PUMA_DONE);
  474. immr->im_ioport.iop_pcdir &= ~(CFG_PC_PUMA_DONE);
  475. return (immr->im_ioport.iop_pcdat & CFG_PC_PUMA_DONE) ? 1 : 0;
  476. }
  477. /* ------------------------------------------------------------------------- */
  478. int misc_init_r (void)
  479. {
  480. ulong addr = 0;
  481. ulong len = 0;
  482. char *s;
  483. printf ("PUMA: ");
  484. if (puma_init_done()) {
  485. printf ("initialized\n");
  486. return 0;
  487. }
  488. if ((s = getenv("puma_addr")) != NULL)
  489. addr = simple_strtoul(s, NULL, 16);
  490. if ((s = getenv("puma_len")) != NULL)
  491. len = simple_strtoul(s, NULL, 16);
  492. if ((!addr) || (!len)) {
  493. printf ("net list undefined\n");
  494. return 0;
  495. }
  496. printf ("loading... ");
  497. puma_load (addr, len);
  498. return (0);
  499. }
  500. /* ------------------------------------------------------------------------- */