board.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * (C) Copyright 2010,2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ns16550.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/tegra2.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/clk_rst.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/pinmux.h>
  31. #include <asm/arch/uart.h>
  32. #include "board.h"
  33. #ifdef CONFIG_TEGRA2_MMC
  34. #include <mmc.h>
  35. #endif
  36. DECLARE_GLOBAL_DATA_PTR;
  37. const struct tegra2_sysinfo sysinfo = {
  38. CONFIG_TEGRA2_BOARD_STRING
  39. };
  40. /*
  41. * Routine: timer_init
  42. * Description: init the timestamp and lastinc value
  43. */
  44. int timer_init(void)
  45. {
  46. return 0;
  47. }
  48. static void enable_uart(enum periph_id pid)
  49. {
  50. /* Assert UART reset and enable clock */
  51. reset_set_enable(pid, 1);
  52. clock_enable(pid);
  53. clock_ll_set_source(pid, 0); /* UARTx_CLK_SRC = 00, PLLP_OUT0 */
  54. /* wait for 2us */
  55. udelay(2);
  56. /* De-assert reset to UART */
  57. reset_set_enable(pid, 0);
  58. }
  59. /*
  60. * Routine: clock_init_uart
  61. * Description: init the PLL and clock for the UART(s)
  62. */
  63. static void clock_init_uart(void)
  64. {
  65. #if defined(CONFIG_TEGRA2_ENABLE_UARTA)
  66. enable_uart(PERIPH_ID_UART1);
  67. #endif /* CONFIG_TEGRA2_ENABLE_UARTA */
  68. #if defined(CONFIG_TEGRA2_ENABLE_UARTD)
  69. enable_uart(PERIPH_ID_UART4);
  70. #endif /* CONFIG_TEGRA2_ENABLE_UARTD */
  71. }
  72. /*
  73. * Routine: pin_mux_uart
  74. * Description: setup the pin muxes/tristate values for the UART(s)
  75. */
  76. static void pin_mux_uart(void)
  77. {
  78. #if defined(CONFIG_TEGRA2_ENABLE_UARTA)
  79. pinmux_set_func(PINGRP_IRRX, PMUX_FUNC_UARTA);
  80. pinmux_set_func(PINGRP_IRTX, PMUX_FUNC_UARTA);
  81. pinmux_tristate_disable(PINGRP_IRRX);
  82. pinmux_tristate_disable(PINGRP_IRTX);
  83. #endif /* CONFIG_TEGRA2_ENABLE_UARTA */
  84. #if defined(CONFIG_TEGRA2_ENABLE_UARTD)
  85. pinmux_set_func(PINGRP_GMC, PMUX_FUNC_UARTD);
  86. pinmux_tristate_disable(PINGRP_GMC);
  87. #endif /* CONFIG_TEGRA2_ENABLE_UARTD */
  88. }
  89. #ifdef CONFIG_TEGRA2_MMC
  90. /*
  91. * Routine: pin_mux_mmc
  92. * Description: setup the pin muxes/tristate values for the SDMMC(s)
  93. */
  94. static void pin_mux_mmc(void)
  95. {
  96. /* SDMMC4: config 3, x8 on 2nd set of pins */
  97. pinmux_set_func(PINGRP_ATB, PMUX_FUNC_SDIO4);
  98. pinmux_set_func(PINGRP_GMA, PMUX_FUNC_SDIO4);
  99. pinmux_set_func(PINGRP_GME, PMUX_FUNC_SDIO4);
  100. pinmux_tristate_disable(PINGRP_ATB);
  101. pinmux_tristate_disable(PINGRP_GMA);
  102. pinmux_tristate_disable(PINGRP_GME);
  103. /* SDMMC3: SDIO3_CLK, SDIO3_CMD, SDIO3_DAT[3:0] */
  104. pinmux_set_func(PINGRP_SDB, PMUX_FUNC_SDIO3);
  105. pinmux_set_func(PINGRP_SDC, PMUX_FUNC_SDIO3);
  106. pinmux_set_func(PINGRP_SDD, PMUX_FUNC_SDIO3);
  107. pinmux_tristate_disable(PINGRP_SDC);
  108. pinmux_tristate_disable(PINGRP_SDD);
  109. pinmux_tristate_disable(PINGRP_SDB);
  110. }
  111. #endif
  112. /*
  113. * Routine: board_init
  114. * Description: Early hardware init.
  115. */
  116. int board_init(void)
  117. {
  118. clock_init();
  119. clock_verify();
  120. /* boot param addr */
  121. gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
  122. return 0;
  123. }
  124. #ifdef CONFIG_TEGRA2_MMC
  125. /* this is a weak define that we are overriding */
  126. int board_mmc_init(bd_t *bd)
  127. {
  128. debug("board_mmc_init called\n");
  129. /* Enable muxes, etc. for SDMMC controllers */
  130. pin_mux_mmc();
  131. gpio_config_mmc();
  132. debug("board_mmc_init: init eMMC\n");
  133. /* init dev 0, eMMC chip, with 4-bit bus */
  134. tegra2_mmc_init(0, 4);
  135. debug("board_mmc_init: init SD slot\n");
  136. /* init dev 1, SD slot, with 4-bit bus */
  137. tegra2_mmc_init(1, 4);
  138. return 0;
  139. }
  140. #endif
  141. #ifdef CONFIG_BOARD_EARLY_INIT_F
  142. int board_early_init_f(void)
  143. {
  144. /* Initialize essential common plls */
  145. clock_early_init();
  146. /* Initialize UART clocks */
  147. clock_init_uart();
  148. /* Initialize periph pinmuxes */
  149. pin_mux_uart();
  150. /* Initialize periph GPIOs */
  151. gpio_config_uart();
  152. /* Init UART, scratch regs, and start CPU */
  153. tegra2_start();
  154. return 0;
  155. }
  156. #endif /* EARLY_INIT */