skgehw.h 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336
  1. /******************************************************************************
  2. *
  3. * Name: skgehw.h
  4. * Project: GEnesis, PCI Gigabit Ethernet Adapter
  5. * Version: $Revision: 1.49 $
  6. * Date: $Date: 2003/01/28 09:43:49 $
  7. * Purpose: Defines and Macros for the Gigabit Ethernet Adapter Product Family
  8. *
  9. ******************************************************************************/
  10. /******************************************************************************
  11. *
  12. * (C)Copyright 1998-2003 SysKonnect GmbH.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * The information in this file is provided "AS IS" without warranty.
  20. *
  21. ******************************************************************************/
  22. /******************************************************************************
  23. *
  24. * History:
  25. * $Log: skgehw.h,v $
  26. * Revision 1.49 2003/01/28 09:43:49 rschmidt
  27. * Added defines for PCI-Spec. 2.3 IRQ
  28. * Added defines for CLK_RUN (YUKON-Lite)
  29. * Editorial changes
  30. *
  31. * Revision 1.48 2002/12/05 10:25:11 rschmidt
  32. * Added defines for Half Duplex Burst Mode On/Off
  33. * Added defines for Rx GMAC FIFO Flush feature
  34. * Editorial changes
  35. *
  36. * Revision 1.47 2002/11/12 17:01:31 rschmidt
  37. * Added defines for WOL_CTL_DEFAULT
  38. * Editorial changes
  39. *
  40. * Revision 1.46 2002/10/14 14:47:57 rschmidt
  41. * Corrected bit mask for HW self test results
  42. * Added defines for WOL Registers
  43. * Editorial changes
  44. *
  45. * Revision 1.45 2002/10/11 09:25:22 mkarl
  46. * Added bit mask for HW self test results.
  47. *
  48. * Revision 1.44 2002/08/16 14:44:36 rschmidt
  49. * Added define GPC_HWCFG_GMII_FIB for YUKON Fiber
  50. *
  51. * Revision 1.43 2002/08/12 13:31:50 rschmidt
  52. * Corrected macros for GMAC Address Registers: GM_INADDR(),
  53. * GM_OUTADDR(), GM_INHASH, GM_OUTHASH.
  54. * Editorial changes
  55. *
  56. * Revision 1.42 2002/08/08 15:37:56 rschmidt
  57. * Added defines for Power Management Capabilities
  58. * Editorial changes
  59. *
  60. * Revision 1.41 2002/07/23 16:02:25 rschmidt
  61. * Added macro WOL_REG() to access WOL reg. (HW-Bug in YUKON 1st rev.)
  62. *
  63. * Revision 1.40 2002/07/15 15:41:37 rschmidt
  64. * Added new defines for Power Management Cap. & Control
  65. * Editorial changes
  66. *
  67. * Revision 1.39 2002/06/10 09:37:07 rschmidt
  68. * Added macros for the ADDR-Modul
  69. *
  70. * Revision 1.38 2002/06/05 08:15:19 rschmidt
  71. * Added defines for WOL Registers
  72. * Editorial changes
  73. *
  74. * Revision 1.37 2002/04/25 11:39:23 rschmidt
  75. * Added new defines for PCI Our Register 1
  76. * Added new registers and defines for YUKON (Rx FIFO, Tx FIFO,
  77. * Time Stamp Timer, GMAC Control, GPHY Control,Link Control,
  78. * GMAC IRQ Source and Mask, Wake-up Frame Pattern Match);
  79. * Added new defines for Control/Status (VAUX available)
  80. * Added Chip ID for YUKON
  81. * Added define for descriptors with UDP ext. for YUKON
  82. * Added macros to access the GMAC
  83. * Added new Phy Type for Marvell 88E1011S (GPHY)
  84. * Editorial changes
  85. *
  86. * Revision 1.36 2000/11/09 12:32:49 rassmann
  87. * Renamed variables.
  88. *
  89. * Revision 1.35 2000/05/19 10:17:13 cgoos
  90. * Added inactivity check in PHY_READ (in DEBUG mode only).
  91. *
  92. * Revision 1.34 1999/11/22 13:53:40 cgoos
  93. * Changed license header to GPL.
  94. *
  95. * Revision 1.33 1999/08/27 11:17:10 malthoff
  96. * It's more savely to put brackets around macro parameters.
  97. * Brackets added for PHY_READ and PHY_WRITE.
  98. *
  99. * Revision 1.32 1999/05/19 07:31:01 cgoos
  100. * Changes for 1000Base-T.
  101. * Added HWAC_LINK_LED macro.
  102. *
  103. * Revision 1.31 1999/03/12 13:27:40 malthoff
  104. * Remove __STDC__.
  105. *
  106. * Revision 1.30 1999/02/09 09:28:20 malthoff
  107. * Add PCI_ERRBITS.
  108. *
  109. * Revision 1.29 1999/01/26 08:55:48 malthoff
  110. * Bugfix: The 16 bit field relations inside the descriptor are
  111. * endianess dependend if the descriptor reversal feature
  112. * (PCI_REV_DESC bit in PCI_OUR_REG_2) is enabled.
  113. * Drivers which use this feature has to set the define
  114. * SK_USE_REV_DESC.
  115. *
  116. * Revision 1.28 1998/12/10 11:10:22 malthoff
  117. * bug fix: IS_IRQ_STAT and IS_IRQ_MST_ERR has been twisted.
  118. *
  119. * Revision 1.27 1998/11/13 14:19:21 malthoff
  120. * Bug Fix: The bit definition of B3_PA_CTRL has completely
  121. * changed from HW Spec v1.3 to v1.5.
  122. *
  123. * Revision 1.26 1998/11/04 08:31:48 cgoos
  124. * Fixed byte ordering in XM_OUTADDR/XM_OUTHASH macros.
  125. *
  126. * Revision 1.25 1998/11/04 07:16:25 cgoos
  127. * Changed byte ordering in XM_INADDR/XM_INHASH again.
  128. *
  129. * Revision 1.24 1998/11/02 11:08:43 malthoff
  130. * RxCtrl and TxCtrl must be volatile.
  131. *
  132. * Revision 1.23 1998/10/28 13:50:45 malthoff
  133. * Fix: Endian support missing in XM_IN/OUT-ADDR/HASH macros.
  134. *
  135. * Revision 1.22 1998/10/26 08:01:36 malthoff
  136. * RX_MFF_CTRL1 is split up into RX_MFF_CTRL1,
  137. * RX_MFF_STAT_TO, and RX_MFF_TIST_TO.
  138. * TX_MFF_CTRL1 is split up TX_MFF_CTRL1 and TX_MFF_WAF.
  139. *
  140. * Revision 1.21 1998/10/20 07:43:10 malthoff
  141. * Fix: XM_IN/OUT/ADDR/HASH macros:
  142. * The pointer must be casted.
  143. *
  144. * Revision 1.20 1998/10/19 15:53:59 malthoff
  145. * Remove ML proto definitions.
  146. *
  147. * Revision 1.19 1998/10/16 14:40:17 gklug
  148. * fix: typo B0_XM_IMSK regs
  149. *
  150. * Revision 1.18 1998/10/16 09:46:54 malthoff
  151. * Remove temp defines for ML diag prototype.
  152. * Fix register definition for B0_XM1_PHY_DATA, B0_XM1_PHY_DATA
  153. * B0_XM2_PHY_DATA, B0_XM2_PHY_ADDR, B0_XA1_CSR, B0_XS1_CSR,
  154. * B0_XS2_CSR, and B0_XA2_CSR.
  155. *
  156. * Revision 1.17 1998/10/14 06:03:14 cgoos
  157. * Changed shifted constant to ULONG.
  158. *
  159. * Revision 1.16 1998/10/09 07:05:41 malthoff
  160. * Rename ALL_PA_ENA_TO to PA_ENA_TO_ALL.
  161. *
  162. * Revision 1.15 1998/10/05 07:54:23 malthoff
  163. * Split up RB_CTRL and it's bit definition into
  164. * RB_CTRL, RB_TST1, and RB_TST2.
  165. * Rename RB_RX_HTPP to RB_RX_LTPP.
  166. * Add ALL_PA_ENA_TO. Modify F_WATER_MARK
  167. * according to HW Spec. v1.5.
  168. * Add MFF_TX_CTRL_DEF.
  169. *
  170. * Revision 1.14 1998/09/28 13:31:16 malthoff
  171. * bug fix: B2_MAC_3 is 0x110 not 0x114
  172. *
  173. * Revision 1.13 1998/09/24 14:42:56 malthoff
  174. * Split the RX_MFF_TST into RX_MFF_CTRL2,
  175. * RX_MFF_TST1, and RX_MFF_TST2.
  176. * Rename RX_MFF_CTRL to RX_MFF_CTRL1.
  177. * Add BMU bit CSR_SV_IDLE.
  178. * Add macros PHY_READ() and PHY_WRITE().
  179. * Rename macro SK_ADDR() to SK_HW_ADDR()
  180. * because of conflicts with the Address Module.
  181. *
  182. * Revision 1.12 1998/09/16 07:25:33 malthoff
  183. * Change the parameter order in the XM_INxx and XM_OUTxx macros,
  184. * to have the IoC as first parameter.
  185. *
  186. * Revision 1.11 1998/09/03 09:58:41 malthoff
  187. * Rework the XM_xxx macros. Use {} instead of () to
  188. * be compatible with SK_xxx macros which are defined
  189. * with {}.
  190. *
  191. * Revision 1.10 1998/09/02 11:16:39 malthoff
  192. * Temporary modify B2_I2C_SW to make tests with
  193. * the GE/ML prototype.
  194. *
  195. * Revision 1.9 1998/08/19 09:11:49 gklug
  196. * fix: struct are removed from c-source (see CCC)
  197. * add: typedefs for all structs
  198. *
  199. * Revision 1.8 1998/08/18 08:27:27 malthoff
  200. * Add some temporary workarounds to test GE
  201. * sources with the ML.
  202. *
  203. * Revision 1.7 1998/07/03 14:42:26 malthoff
  204. * bug fix: Correct macro XMA().
  205. * Add temporary workaround to access the PCI config space over I/O
  206. *
  207. * Revision 1.6 1998/06/23 11:30:36 malthoff
  208. * Remove ';' with ',' in macors.
  209. *
  210. * Revision 1.5 1998/06/22 14:20:57 malthoff
  211. * Add macro SK_ADDR(Base,Addr).
  212. *
  213. * Revision 1.4 1998/06/19 13:35:43 malthoff
  214. * change 'pGec' with 'pAC'
  215. *
  216. * Revision 1.3 1998/06/17 14:58:16 cvs
  217. * Lost keywords reinserted.
  218. *
  219. * Revision 1.1 1998/06/17 14:16:36 cvs
  220. * created
  221. *
  222. *
  223. ******************************************************************************/
  224. #ifndef __INC_SKGEHW_H
  225. #define __INC_SKGEHW_H
  226. #ifdef __cplusplus
  227. extern "C" {
  228. #endif /* __cplusplus */
  229. /* defines ********************************************************************/
  230. #define BIT_31 (1UL << 31)
  231. #define BIT_30 (1L << 30)
  232. #define BIT_29 (1L << 29)
  233. #define BIT_28 (1L << 28)
  234. #define BIT_27 (1L << 27)
  235. #define BIT_26 (1L << 26)
  236. #define BIT_25 (1L << 25)
  237. #define BIT_24 (1L << 24)
  238. #define BIT_23 (1L << 23)
  239. #define BIT_22 (1L << 22)
  240. #define BIT_21 (1L << 21)
  241. #define BIT_20 (1L << 20)
  242. #define BIT_19 (1L << 19)
  243. #define BIT_18 (1L << 18)
  244. #define BIT_17 (1L << 17)
  245. #define BIT_16 (1L << 16)
  246. #define BIT_15 (1L << 15)
  247. #define BIT_14 (1L << 14)
  248. #define BIT_13 (1L << 13)
  249. #define BIT_12 (1L << 12)
  250. #define BIT_11 (1L << 11)
  251. #define BIT_10 (1L << 10)
  252. #define BIT_9 (1L << 9)
  253. #define BIT_8 (1L << 8)
  254. #define BIT_7 (1L << 7)
  255. #define BIT_6 (1L << 6)
  256. #define BIT_5 (1L << 5)
  257. #define BIT_4 (1L << 4)
  258. #define BIT_3 (1L << 3)
  259. #define BIT_2 (1L << 2)
  260. #define BIT_1 (1L << 1)
  261. #define BIT_0 1L
  262. #define BIT_15S (1U << 15)
  263. #define BIT_14S (1 << 14)
  264. #define BIT_13S (1 << 13)
  265. #define BIT_12S (1 << 12)
  266. #define BIT_11S (1 << 11)
  267. #define BIT_10S (1 << 10)
  268. #define BIT_9S (1 << 9)
  269. #define BIT_8S (1 << 8)
  270. #define BIT_7S (1 << 7)
  271. #define BIT_6S (1 << 6)
  272. #define BIT_5S (1 << 5)
  273. #define BIT_4S (1 << 4)
  274. #define BIT_3S (1 << 3)
  275. #define BIT_2S (1 << 2)
  276. #define BIT_1S (1 << 1)
  277. #define BIT_0S 1
  278. #define SHIFT31(x) ((x) << 31)
  279. #define SHIFT30(x) ((x) << 30)
  280. #define SHIFT29(x) ((x) << 29)
  281. #define SHIFT28(x) ((x) << 28)
  282. #define SHIFT27(x) ((x) << 27)
  283. #define SHIFT26(x) ((x) << 26)
  284. #define SHIFT25(x) ((x) << 25)
  285. #define SHIFT24(x) ((x) << 24)
  286. #define SHIFT23(x) ((x) << 23)
  287. #define SHIFT22(x) ((x) << 22)
  288. #define SHIFT21(x) ((x) << 21)
  289. #define SHIFT20(x) ((x) << 20)
  290. #define SHIFT19(x) ((x) << 19)
  291. #define SHIFT18(x) ((x) << 18)
  292. #define SHIFT17(x) ((x) << 17)
  293. #define SHIFT16(x) ((x) << 16)
  294. #define SHIFT15(x) ((x) << 15)
  295. #define SHIFT14(x) ((x) << 14)
  296. #define SHIFT13(x) ((x) << 13)
  297. #define SHIFT12(x) ((x) << 12)
  298. #define SHIFT11(x) ((x) << 11)
  299. #define SHIFT10(x) ((x) << 10)
  300. #define SHIFT9(x) ((x) << 9)
  301. #define SHIFT8(x) ((x) << 8)
  302. #define SHIFT7(x) ((x) << 7)
  303. #define SHIFT6(x) ((x) << 6)
  304. #define SHIFT5(x) ((x) << 5)
  305. #define SHIFT4(x) ((x) << 4)
  306. #define SHIFT3(x) ((x) << 3)
  307. #define SHIFT2(x) ((x) << 2)
  308. #define SHIFT1(x) ((x) << 1)
  309. #define SHIFT0(x) ((x) << 0)
  310. /*
  311. * Configuration Space header
  312. * Since this module is used for different OS', those may be
  313. * duplicate on some of them (e.g. Linux). But to keep the
  314. * common source, we have to live with this...
  315. */
  316. #define PCI_VENDOR_ID 0x00 /* 16 bit Vendor ID */
  317. #define PCI_DEVICE_ID 0x02 /* 16 bit Device ID */
  318. #define PCI_COMMAND 0x04 /* 16 bit Command */
  319. #define PCI_STATUS 0x06 /* 16 bit Status */
  320. #define PCI_REV_ID 0x08 /* 8 bit Revision ID */
  321. #if 0
  322. #define PCI_CLASS_CODE 0x09 /* 24 bit Class Code */
  323. #endif
  324. #define PCI_CACHE_LSZ 0x0c /* 8 bit Cache Line Size */
  325. #define PCI_LAT_TIM 0x0d /* 8 bit Latency Timer */
  326. #define PCI_HEADER_T 0x0e /* 8 bit Header Type */
  327. #define PCI_BIST 0x0f /* 8 bit Built-in selftest */
  328. #define PCI_BASE_1ST 0x10 /* 32 bit 1st Base address */
  329. #define PCI_BASE_2ND 0x14 /* 32 bit 2nd Base address */
  330. /* Byte 0x18..0x2b: reserved */
  331. #define PCI_SUB_VID 0x2c /* 16 bit Subsystem Vendor ID */
  332. #define PCI_SUB_ID 0x2e /* 16 bit Subsystem ID */
  333. #define PCI_BASE_ROM 0x30 /* 32 bit Expansion ROM Base Address */
  334. #define PCI_CAP_PTR 0x34 /* 8 bit Capabilities Ptr */
  335. /* Byte 35..3b: reserved */
  336. #define PCI_IRQ_LINE 0x3c /* 8 bit Interrupt Line */
  337. #define PCI_IRQ_PIN 0x3d /* 8 bit Interrupt Pin */
  338. #define PCI_MIN_GNT 0x3e /* 8 bit Min_Gnt */
  339. #define PCI_MAX_LAT 0x3f /* 8 bit Max_Lat */
  340. /* Device Dependent Region */
  341. #define PCI_OUR_REG_1 0x40 /* 32 bit Our Register 1 */
  342. #define PCI_OUR_REG_2 0x44 /* 32 bit Our Register 2 */
  343. /* Power Management Region */
  344. #define PCI_PM_CAP_ID 0x48 /* 8 bit Power Management Cap. ID */
  345. #define PCI_PM_NITEM 0x49 /* 8 bit Next Item Ptr */
  346. #define PCI_PM_CAP_REG 0x4a /* 16 bit Power Management Capabilities */
  347. #define PCI_PM_CTL_STS 0x4c /* 16 bit Power Manag. Control/Status */
  348. /* Byte 0x4e: reserved */
  349. #define PCI_PM_DAT_REG 0x4f /* 8 bit Power Manag. Data Register */
  350. /* VPD Region */
  351. #define PCI_VPD_CAP_ID 0x50 /* 8 bit VPD Cap. ID */
  352. #define PCI_VPD_NITEM 0x51 /* 8 bit Next Item Ptr */
  353. #define PCI_VPD_ADR_REG 0x52 /* 16 bit VPD Address Register */
  354. #define PCI_VPD_DAT_REG 0x54 /* 32 bit VPD Data Register */
  355. /* Byte 0x58..0xff: reserved */
  356. /*
  357. * I2C Address (PCI Config)
  358. *
  359. * Note: The temperature and voltage sensors are relocated on a different
  360. * I2C bus.
  361. */
  362. #define I2C_ADDR_VPD 0xA0 /* I2C address for the VPD EEPROM */
  363. /*
  364. * Define Bits and Values of the registers
  365. */
  366. /* PCI_COMMAND 16 bit Command */
  367. /* Bit 15..11: reserved */
  368. #define PCI_INT_DIS BIT_10S /* Interrupt INTx# disable (PCI 2.3) */
  369. #define PCI_FBTEN BIT_9S /* Fast Back-To-Back enable */
  370. #define PCI_SERREN BIT_8S /* SERR enable */
  371. #define PCI_ADSTEP BIT_7S /* Address Stepping */
  372. #define PCI_PERREN BIT_6S /* Parity Report Response enable */
  373. #define PCI_VGA_SNOOP BIT_5S /* VGA palette snoop */
  374. #define PCI_MWIEN BIT_4S /* Memory write an inv cycl ena */
  375. #define PCI_SCYCEN BIT_3S /* Special Cycle enable */
  376. #define PCI_BMEN BIT_2S /* Bus Master enable */
  377. #define PCI_MEMEN BIT_1S /* Memory Space Access enable */
  378. #define PCI_IOEN BIT_0S /* I/O Space Access enable */
  379. #define PCI_COMMAND_VAL (PCI_FBTEN | PCI_SERREN | PCI_PERREN | PCI_MWIEN |\
  380. PCI_BMEN | PCI_MEMEN | PCI_IOEN)
  381. /* PCI_STATUS 16 bit Status */
  382. #define PCI_PERR BIT_15S /* Parity Error */
  383. #define PCI_SERR BIT_14S /* Signaled SERR */
  384. #define PCI_RMABORT BIT_13S /* Received Master Abort */
  385. #define PCI_RTABORT BIT_12S /* Received Target Abort */
  386. /* Bit 11: reserved */
  387. #define PCI_DEVSEL (3<<9) /* Bit 10.. 9: DEVSEL Timing */
  388. #define PCI_DEV_FAST (0<<9) /* fast */
  389. #define PCI_DEV_MEDIUM (1<<9) /* medium */
  390. #define PCI_DEV_SLOW (2<<9) /* slow */
  391. #define PCI_DATAPERR BIT_8S /* DATA Parity error detected */
  392. #define PCI_FB2BCAP BIT_7S /* Fast Back-to-Back Capability */
  393. #define PCI_UDF BIT_6S /* User Defined Features */
  394. #define PCI_66MHZCAP BIT_5S /* 66 MHz PCI bus clock capable */
  395. #define PCI_NEWCAP BIT_4S /* New cap. list implemented */
  396. #define PCI_INT_STAT BIT_3S /* Interrupt INTx# Status (PCI 2.3) */
  397. /* Bit 2.. 0: reserved */
  398. #define PCI_ERRBITS (PCI_PERR | PCI_SERR | PCI_RMABORT | PCI_RTABORT |\
  399. PCI_DATAPERR)
  400. /* PCI_CLASS_CODE 24 bit Class Code */
  401. /* Byte 2: Base Class (02) */
  402. /* Byte 1: SubClass (00) */
  403. /* Byte 0: Programming Interface (00) */
  404. /* PCI_CACHE_LSZ 8 bit Cache Line Size */
  405. /* Possible values: 0,2,4,8,16,32,64,128 */
  406. /* PCI_HEADER_T 8 bit Header Type */
  407. #define PCI_HD_MF_DEV BIT_7S /* 0= single, 1= multi-func dev */
  408. #define PCI_HD_TYPE 0x7f /* Bit 6..0: Header Layout 0= normal */
  409. /* PCI_BIST 8 bit Built-in selftest */
  410. /* Built-in Self test not supported (optional) */
  411. /* PCI_BASE_1ST 32 bit 1st Base address */
  412. #define PCI_MEMSIZE 0x4000L /* use 16 kB Memory Base */
  413. #define PCI_MEMBASE_MSK 0xffffc000L /* Bit 31..14: Memory Base Address */
  414. #define PCI_MEMSIZE_MSK 0x00003ff0L /* Bit 13.. 4: Memory Size Req. */
  415. #define PCI_PREFEN BIT_3 /* Prefetchable */
  416. #define PCI_MEM_TYP (3L<<2) /* Bit 2.. 1: Memory Type */
  417. #define PCI_MEM32BIT (0L<<1) /* Base addr anywhere in 32 Bit range */
  418. #define PCI_MEM1M (1L<<1) /* Base addr below 1 MegaByte */
  419. #define PCI_MEM64BIT (2L<<1) /* Base addr anywhere in 64 Bit range */
  420. #define PCI_MEMSPACE BIT_0 /* Memory Space Indic. */
  421. /* PCI_BASE_2ND 32 bit 2nd Base address */
  422. #define PCI_IOBASE 0xffffff00L /* Bit 31.. 8: I/O Base address */
  423. #define PCI_IOSIZE 0x000000fcL /* Bit 7.. 2: I/O Size Requirements */
  424. /* Bit 1: reserved */
  425. #define PCI_IOSPACE BIT_0 /* I/O Space Indicator */
  426. /* PCI_BASE_ROM 32 bit Expansion ROM Base Address */
  427. #define PCI_ROMBASE 0xfffe0000L /* Bit 31..17: ROM BASE address (1st)*/
  428. #define PCI_ROMBASZ (0x1cL<<14) /* Bit 16..14: Treat as BASE or SIZE */
  429. #define PCI_ROMSIZE (0x38L<<11) /* Bit 13..11: ROM Size Requirements */
  430. /* Bit 10.. 1: reserved */
  431. #define PCI_ROMEN BIT_0 /* Address Decode enable */
  432. /* Device Dependent Region */
  433. /* PCI_OUR_REG_1 32 bit Our Register 1 */
  434. /* Bit 31..29: reserved */
  435. #define PCI_PHY_COMA BIT_28 /* Set PHY to Coma Mode */
  436. #define PCI_EN_CAL BIT_27 /* Enable PCI buffer strength calibr. */
  437. #define PCI_DIS_CAL BIT_26 /* Disable PCI buffer strength calibr. */
  438. #define PCI_VIO BIT_25 /* PCI I/O Voltage, 0 = 3.3V, 1 = 5V */
  439. #define PCI_DIS_BOOT BIT_24 /* Disable BOOT via ROM */
  440. #define PCI_EN_IO BIT_23 /* Mapping to I/O space */
  441. #define PCI_EN_FPROM BIT_22 /* Enable FLASH mapping to memory */
  442. /* 1 = Map Flash to memory */
  443. /* 0 = Disable addr. dec */
  444. #define PCI_PAGESIZE (3L<<20) /* Bit 21..20: FLASH Page Size */
  445. #define PCI_PAGE_16 (0L<<20) /* 16 k pages */
  446. #define PCI_PAGE_32K (1L<<20) /* 32 k pages */
  447. #define PCI_PAGE_64K (2L<<20) /* 64 k pages */
  448. #define PCI_PAGE_128K (3L<<20) /* 128 k pages */
  449. /* Bit 19: reserved */
  450. #define PCI_PAGEREG (7L<<16) /* Bit 18..16: Page Register */
  451. #define PCI_NOTAR BIT_15 /* No turnaround cycle */
  452. #define PCI_FORCE_BE BIT_14 /* Assert all BEs on MR */
  453. #define PCI_DIS_MRL BIT_13 /* Disable Mem Read Line */
  454. #define PCI_DIS_MRM BIT_12 /* Disable Mem Read Multiple */
  455. #define PCI_DIS_MWI BIT_11 /* Disable Mem Write & Invalidate */
  456. #define PCI_DISC_CLS BIT_10 /* Disc: cacheLsz bound */
  457. #define PCI_BURST_DIS BIT_9 /* Burst Disable */
  458. #define PCI_DIS_PCI_CLK BIT_8 /* Disable PCI clock driving */
  459. #define PCI_SKEW_DAS (0xfL<<4) /* Bit 7.. 4: Skew Ctrl, DAS Ext */
  460. #define PCI_SKEW_BASE 0xfL /* Bit 3.. 0: Skew Ctrl, Base */
  461. /* PCI_OUR_REG_2 32 bit Our Register 2 */
  462. #define PCI_VPD_WR_THR (0xffL<<24) /* Bit 31..24: VPD Write Threshold */
  463. #define PCI_DEV_SEL (0x7fL<<17) /* Bit 23..17: EEPROM Device Select */
  464. #define PCI_VPD_ROM_SZ (7L<<14) /* Bit 16..14: VPD ROM Size */
  465. /* Bit 13..12: reserved */
  466. #define PCI_PATCH_DIR (0xfL<<8) /* Bit 11.. 8: Ext Patches dir 3..0 */
  467. #define PCI_PATCH_DIR_3 BIT_11
  468. #define PCI_PATCH_DIR_2 BIT_10
  469. #define PCI_PATCH_DIR_1 BIT_9
  470. #define PCI_PATCH_DIR_0 BIT_8
  471. #define PCI_EXT_PATCHS (0xfL<<4) /* Bit 7.. 4: Extended Patches 3..0 */
  472. #define PCI_EXT_PATCH_3 BIT_7
  473. #define PCI_EXT_PATCH_2 BIT_6
  474. #define PCI_EXT_PATCH_1 BIT_5
  475. #define PCI_EXT_PATCH_0 BIT_4
  476. #define PCI_EN_DUMMY_RD BIT_3 /* Enable Dummy Read */
  477. #define PCI_REV_DESC BIT_2 /* Reverse Desc. Bytes */
  478. /* Bit 1: reserved */
  479. #define PCI_USEDATA64 BIT_0 /* Use 64Bit Data bus ext */
  480. /* Power Management Region */
  481. /* PCI_PM_CAP_REG 16 bit Power Management Capabilities */
  482. #define PCI_PME_SUP_MSK (0x1f<<11) /* Bit 15..11: PM Event Support Mask */
  483. #define PCI_PME_D3C_SUP BIT_15S /* PME from D3cold Support (if Vaux) */
  484. #define PCI_PME_D3H_SUP BIT_14S /* PME from D3hot Support */
  485. #define PCI_PME_D2_SUP BIT_13S /* PME from D2 Support */
  486. #define PCI_PME_D1_SUP BIT_12S /* PME from D1 Support */
  487. #define PCI_PME_D0_SUP BIT_11S /* PME from D0 Support */
  488. #define PCI_PM_D2_SUP BIT_10S /* D2 Support in 33 MHz mode */
  489. #define PCI_PM_D1_SUP BIT_9S /* D1 Support */
  490. /* Bit 8.. 6: reserved */
  491. #define PCI_PM_DSI BIT_5S /* Device Specific Initialization */
  492. #define PCI_PM_APS BIT_4S /* Auxialiary Power Source */
  493. #define PCI_PME_CLOCK BIT_3S /* PM Event Clock */
  494. #define PCI_PM_VER_MSK 7 /* Bit 2.. 0: PM PCI Spec. version */
  495. /* PCI_PM_CTL_STS 16 bit Power Management Control/Status */
  496. #define PCI_PME_STATUS BIT_15S /* PME Status (YUKON only) */
  497. #define PCI_PM_DAT_SCL (3<<13) /* Bit 14..13: Data Reg. scaling factor */
  498. #define PCI_PM_DAT_SEL (0xf<<9) /* Bit 12.. 9: PM data selector field */
  499. #define PCI_PME_EN BIT_8S /* Enable PME# generation (YUKON only) */
  500. /* Bit 7.. 2: reserved */
  501. #define PCI_PM_STATE_MSK 3 /* Bit 1.. 0: Power Management State */
  502. #define PCI_PM_STATE_D0 0 /* D0: Operational (default) */
  503. #define PCI_PM_STATE_D1 1 /* D1: (YUKON only) */
  504. #define PCI_PM_STATE_D2 2 /* D2: (YUKON only) */
  505. #define PCI_PM_STATE_D3 3 /* D3: HOT, Power Down and Reset */
  506. /* VPD Region */
  507. /* PCI_VPD_ADR_REG 16 bit VPD Address Register */
  508. #define PCI_VPD_FLAG BIT_15S /* starts VPD rd/wr cycle */
  509. #define PCI_VPD_ADR_MSK 0x7fffL /* Bit 14.. 0: VPD address mask */
  510. /* Control Register File (Address Map) */
  511. /*
  512. * Bank 0
  513. */
  514. #define B0_RAP 0x0000 /* 8 bit Register Address Port */
  515. /* 0x0001 - 0x0003: reserved */
  516. #define B0_CTST 0x0004 /* 16 bit Control/Status register */
  517. #define B0_LED 0x0006 /* 8 Bit LED register */
  518. #define B0_POWER_CTRL 0x0007 /* 8 Bit Power Control reg (YUKON only) */
  519. #define B0_ISRC 0x0008 /* 32 bit Interrupt Source Register */
  520. #define B0_IMSK 0x000c /* 32 bit Interrupt Mask Register */
  521. #define B0_HWE_ISRC 0x0010 /* 32 bit HW Error Interrupt Src Reg */
  522. #define B0_HWE_IMSK 0x0014 /* 32 bit HW Error Interrupt Mask Reg */
  523. #define B0_SP_ISRC 0x0018 /* 32 bit Special Interrupt Source Reg */
  524. /* 0x001c: reserved */
  525. /* B0 XMAC 1 registers (GENESIS only) */
  526. #define B0_XM1_IMSK 0x0020 /* 16 bit r/w XMAC 1 Interrupt Mask Register*/
  527. /* 0x0022 - 0x0027: reserved */
  528. #define B0_XM1_ISRC 0x0028 /* 16 bit ro XMAC 1 Interrupt Status Reg */
  529. /* 0x002a - 0x002f: reserved */
  530. #define B0_XM1_PHY_ADDR 0x0030 /* 16 bit r/w XMAC 1 PHY Address Register */
  531. /* 0x0032 - 0x0033: reserved */
  532. #define B0_XM1_PHY_DATA 0x0034 /* 16 bit r/w XMAC 1 PHY Data Register */
  533. /* 0x0036 - 0x003f: reserved */
  534. /* B0 XMAC 2 registers (GENESIS only) */
  535. #define B0_XM2_IMSK 0x0040 /* 16 bit r/w XMAC 2 Interrupt Mask Register*/
  536. /* 0x0042 - 0x0047: reserved */
  537. #define B0_XM2_ISRC 0x0048 /* 16 bit ro XMAC 2 Interrupt Status Reg */
  538. /* 0x004a - 0x004f: reserved */
  539. #define B0_XM2_PHY_ADDR 0x0050 /* 16 bit r/w XMAC 2 PHY Address Register */
  540. /* 0x0052 - 0x0053: reserved */
  541. #define B0_XM2_PHY_DATA 0x0054 /* 16 bit r/w XMAC 2 PHY Data Register */
  542. /* 0x0056 - 0x005f: reserved */
  543. /* BMU Control Status Registers */
  544. #define B0_R1_CSR 0x0060 /* 32 bit BMU Ctrl/Stat Rx Queue 1 */
  545. #define B0_R2_CSR 0x0064 /* 32 bit BMU Ctrl/Stat Rx Queue 2 */
  546. #define B0_XS1_CSR 0x0068 /* 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  547. #define B0_XA1_CSR 0x006c /* 32 bit BMU Ctrl/Stat Async Tx Queue 1*/
  548. #define B0_XS2_CSR 0x0070 /* 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  549. #define B0_XA2_CSR 0x0074 /* 32 bit BMU Ctrl/Stat Async Tx Queue 2*/
  550. /* 0x0078 - 0x007f: reserved */
  551. /*
  552. * Bank 1
  553. * - completely empty (this is the RAP Block window)
  554. * Note: if RAP = 1 this page is reserved
  555. */
  556. /*
  557. * Bank 2
  558. */
  559. /* NA reg = 48 bit Network Address Register, 3x16 or 8x8 bit readable */
  560. #define B2_MAC_1 0x0100 /* NA reg MAC Address 1 */
  561. /* 0x0106 - 0x0107: reserved */
  562. #define B2_MAC_2 0x0108 /* NA reg MAC Address 2 */
  563. /* 0x010e - 0x010f: reserved */
  564. #define B2_MAC_3 0x0110 /* NA reg MAC Address 3 */
  565. /* 0x0116 - 0x0117: reserved */
  566. #define B2_CONN_TYP 0x0118 /* 8 bit Connector type */
  567. #define B2_PMD_TYP 0x0119 /* 8 bit PMD type */
  568. #define B2_MAC_CFG 0x011a /* 8 bit MAC Configuration / Chip Revision */
  569. #define B2_CHIP_ID 0x011b /* 8 bit Chip Identification Number */
  570. /* Eprom registers are currently of no use */
  571. #define B2_E_0 0x011c /* 8 bit EPROM Byte 0 (ext. SRAM size */
  572. #define B2_E_1 0x011d /* 8 bit EPROM Byte 1 (PHY type) */
  573. #define B2_E_2 0x011e /* 8 bit EPROM Byte 2 */
  574. #define B2_E_3 0x011f /* 8 bit EPROM Byte 3 */
  575. #define B2_FAR 0x0120 /* 32 bit Flash-Prom Addr Reg/Cnt */
  576. #define B2_FDP 0x0124 /* 8 bit Flash-Prom Data Port */
  577. /* 0x0125 - 0x0127: reserved */
  578. #define B2_LD_CRTL 0x0128 /* 8 bit EPROM loader control register */
  579. #define B2_LD_TEST 0x0129 /* 8 bit EPROM loader test register */
  580. /* 0x012a - 0x012f: reserved */
  581. #define B2_TI_INI 0x0130 /* 32 bit Timer Init Value */
  582. #define B2_TI_VAL 0x0134 /* 32 bit Timer Value */
  583. #define B2_TI_CRTL 0x0138 /* 8 bit Timer Control */
  584. #define B2_TI_TEST 0x0139 /* 8 Bit Timer Test */
  585. /* 0x013a - 0x013f: reserved */
  586. #define B2_IRQM_INI 0x0140 /* 32 bit IRQ Moderation Timer Init Reg.*/
  587. #define B2_IRQM_VAL 0x0144 /* 32 bit IRQ Moderation Timer Value */
  588. #define B2_IRQM_CTRL 0x0148 /* 8 bit IRQ Moderation Timer Control */
  589. #define B2_IRQM_TEST 0x0149 /* 8 bit IRQ Moderation Timer Test */
  590. #define B2_IRQM_MSK 0x014c /* 32 bit IRQ Moderation Mask */
  591. #define B2_IRQM_HWE_MSK 0x0150 /* 32 bit IRQ Moderation HW Error Mask */
  592. /* 0x0154 - 0x0157: reserved */
  593. #define B2_TST_CTRL1 0x0158 /* 8 bit Test Control Register 1 */
  594. #define B2_TST_CTRL2 0x0159 /* 8 bit Test Control Register 2 */
  595. /* 0x015a - 0x015b: reserved */
  596. #define B2_GP_IO 0x015c /* 32 bit General Purpose I/O Register */
  597. #define B2_I2C_CTRL 0x0160 /* 32 bit I2C HW Control Register */
  598. #define B2_I2C_DATA 0x0164 /* 32 bit I2C HW Data Register */
  599. #define B2_I2C_IRQ 0x0168 /* 32 bit I2C HW IRQ Register */
  600. #define B2_I2C_SW 0x016c /* 32 bit I2C SW Port Register */
  601. /* Blink Source Counter (GENESIS only) */
  602. #define B2_BSC_INI 0x0170 /* 32 bit Blink Source Counter Init Val */
  603. #define B2_BSC_VAL 0x0174 /* 32 bit Blink Source Counter Value */
  604. #define B2_BSC_CTRL 0x0178 /* 8 bit Blink Source Counter Control */
  605. #define B2_BSC_STAT 0x0179 /* 8 bit Blink Source Counter Status */
  606. #define B2_BSC_TST 0x017a /* 16 bit Blink Source Counter Test Reg */
  607. /* 0x017c - 0x017f: reserved */
  608. /*
  609. * Bank 3
  610. */
  611. /* RAM Random Registers */
  612. #define B3_RAM_ADDR 0x0180 /* 32 bit RAM Address, to read or write */
  613. #define B3_RAM_DATA_LO 0x0184 /* 32 bit RAM Data Word (low dWord) */
  614. #define B3_RAM_DATA_HI 0x0188 /* 32 bit RAM Data Word (high dWord) */
  615. /* 0x018c - 0x018f: reserved */
  616. /* RAM Interface Registers */
  617. /*
  618. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  619. * not usable in SW. Please notice these are NOT real timeouts, these are
  620. * the number of qWords transferred continuously.
  621. */
  622. #define B3_RI_WTO_R1 0x0190 /* 8 bit WR Timeout Queue R1 (TO0) */
  623. #define B3_RI_WTO_XA1 0x0191 /* 8 bit WR Timeout Queue XA1 (TO1) */
  624. #define B3_RI_WTO_XS1 0x0192 /* 8 bit WR Timeout Queue XS1 (TO2) */
  625. #define B3_RI_RTO_R1 0x0193 /* 8 bit RD Timeout Queue R1 (TO3) */
  626. #define B3_RI_RTO_XA1 0x0194 /* 8 bit RD Timeout Queue XA1 (TO4) */
  627. #define B3_RI_RTO_XS1 0x0195 /* 8 bit RD Timeout Queue XS1 (TO5) */
  628. #define B3_RI_WTO_R2 0x0196 /* 8 bit WR Timeout Queue R2 (TO6) */
  629. #define B3_RI_WTO_XA2 0x0197 /* 8 bit WR Timeout Queue XA2 (TO7) */
  630. #define B3_RI_WTO_XS2 0x0198 /* 8 bit WR Timeout Queue XS2 (TO8) */
  631. #define B3_RI_RTO_R2 0x0199 /* 8 bit RD Timeout Queue R2 (TO9) */
  632. #define B3_RI_RTO_XA2 0x019a /* 8 bit RD Timeout Queue XA2 (TO10)*/
  633. #define B3_RI_RTO_XS2 0x019b /* 8 bit RD Timeout Queue XS2 (TO11)*/
  634. #define B3_RI_TO_VAL 0x019c /* 8 bit Current Timeout Count Val */
  635. /* 0x019d - 0x019f: reserved */
  636. #define B3_RI_CTRL 0x01a0 /* 16 bit RAM Interface Control Register */
  637. #define B3_RI_TEST 0x01a2 /* 8 bit RAM Interface Test Register */
  638. /* 0x01a3 - 0x01af: reserved */
  639. /* MAC Arbiter Registers (GENESIS only) */
  640. /* these are the no. of qWord transferred continuously and NOT real timeouts */
  641. #define B3_MA_TOINI_RX1 0x01b0 /* 8 bit Timeout Init Val Rx Path MAC 1 */
  642. #define B3_MA_TOINI_RX2 0x01b1 /* 8 bit Timeout Init Val Rx Path MAC 2 */
  643. #define B3_MA_TOINI_TX1 0x01b2 /* 8 bit Timeout Init Val Tx Path MAC 1 */
  644. #define B3_MA_TOINI_TX2 0x01b3 /* 8 bit Timeout Init Val Tx Path MAC 2 */
  645. #define B3_MA_TOVAL_RX1 0x01b4 /* 8 bit Timeout Value Rx Path MAC 1 */
  646. #define B3_MA_TOVAL_RX2 0x01b5 /* 8 bit Timeout Value Rx Path MAC 1 */
  647. #define B3_MA_TOVAL_TX1 0x01b6 /* 8 bit Timeout Value Tx Path MAC 2 */
  648. #define B3_MA_TOVAL_TX2 0x01b7 /* 8 bit Timeout Value Tx Path MAC 2 */
  649. #define B3_MA_TO_CTRL 0x01b8 /* 16 bit MAC Arbiter Timeout Ctrl Reg */
  650. #define B3_MA_TO_TEST 0x01ba /* 16 bit MAC Arbiter Timeout Test Reg */
  651. /* 0x01bc - 0x01bf: reserved */
  652. #define B3_MA_RCINI_RX1 0x01c0 /* 8 bit Recovery Init Val Rx Path MAC 1 */
  653. #define B3_MA_RCINI_RX2 0x01c1 /* 8 bit Recovery Init Val Rx Path MAC 2 */
  654. #define B3_MA_RCINI_TX1 0x01c2 /* 8 bit Recovery Init Val Tx Path MAC 1 */
  655. #define B3_MA_RCINI_TX2 0x01c3 /* 8 bit Recovery Init Val Tx Path MAC 2 */
  656. #define B3_MA_RCVAL_RX1 0x01c4 /* 8 bit Recovery Value Rx Path MAC 1 */
  657. #define B3_MA_RCVAL_RX2 0x01c5 /* 8 bit Recovery Value Rx Path MAC 1 */
  658. #define B3_MA_RCVAL_TX1 0x01c6 /* 8 bit Recovery Value Tx Path MAC 2 */
  659. #define B3_MA_RCVAL_TX2 0x01c7 /* 8 bit Recovery Value Tx Path MAC 2 */
  660. #define B3_MA_RC_CTRL 0x01c8 /* 16 bit MAC Arbiter Recovery Ctrl Reg */
  661. #define B3_MA_RC_TEST 0x01ca /* 16 bit MAC Arbiter Recovery Test Reg */
  662. /* 0x01cc - 0x01cf: reserved */
  663. /* Packet Arbiter Registers (GENESIS only) */
  664. /* these are real timeouts */
  665. #define B3_PA_TOINI_RX1 0x01d0 /* 16 bit Timeout Init Val Rx Path MAC 1 */
  666. /* 0x01d2 - 0x01d3: reserved */
  667. #define B3_PA_TOINI_RX2 0x01d4 /* 16 bit Timeout Init Val Rx Path MAC 2 */
  668. /* 0x01d6 - 0x01d7: reserved */
  669. #define B3_PA_TOINI_TX1 0x01d8 /* 16 bit Timeout Init Val Tx Path MAC 1 */
  670. /* 0x01da - 0x01db: reserved */
  671. #define B3_PA_TOINI_TX2 0x01dc /* 16 bit Timeout Init Val Tx Path MAC 2 */
  672. /* 0x01de - 0x01df: reserved */
  673. #define B3_PA_TOVAL_RX1 0x01e0 /* 16 bit Timeout Val Rx Path MAC 1 */
  674. /* 0x01e2 - 0x01e3: reserved */
  675. #define B3_PA_TOVAL_RX2 0x01e4 /* 16 bit Timeout Val Rx Path MAC 2 */
  676. /* 0x01e6 - 0x01e7: reserved */
  677. #define B3_PA_TOVAL_TX1 0x01e8 /* 16 bit Timeout Val Tx Path MAC 1 */
  678. /* 0x01ea - 0x01eb: reserved */
  679. #define B3_PA_TOVAL_TX2 0x01ec /* 16 bit Timeout Val Tx Path MAC 2 */
  680. /* 0x01ee - 0x01ef: reserved */
  681. #define B3_PA_CTRL 0x01f0 /* 16 bit Packet Arbiter Ctrl Register */
  682. #define B3_PA_TEST 0x01f2 /* 16 bit Packet Arbiter Test Register */
  683. /* 0x01f4 - 0x01ff: reserved */
  684. /*
  685. * Bank 4 - 5
  686. */
  687. /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
  688. #define TXA_ITI_INI 0x0200 /* 32 bit Tx Arb Interval Timer Init Val*/
  689. #define TXA_ITI_VAL 0x0204 /* 32 bit Tx Arb Interval Timer Value */
  690. #define TXA_LIM_INI 0x0208 /* 32 bit Tx Arb Limit Counter Init Val */
  691. #define TXA_LIM_VAL 0x020c /* 32 bit Tx Arb Limit Counter Value */
  692. #define TXA_CTRL 0x0210 /* 8 bit Tx Arbiter Control Register */
  693. #define TXA_TEST 0x0211 /* 8 bit Tx Arbiter Test Register */
  694. #define TXA_STAT 0x0212 /* 8 bit Tx Arbiter Status Register */
  695. /* 0x0213 - 0x027f: reserved */
  696. /* 0x0280 - 0x0292: MAC 2 */
  697. /* 0x0213 - 0x027f: reserved */
  698. /*
  699. * Bank 6
  700. */
  701. /* External registers (GENESIS only) */
  702. #define B6_EXT_REG 0x0300
  703. /*
  704. * Bank 7
  705. */
  706. /* This is a copy of the Configuration register file (lower half) */
  707. #define B7_CFG_SPC 0x0380
  708. /*
  709. * Bank 8 - 15
  710. */
  711. /* Receive and Transmit Queue Registers, use Q_ADDR() to access */
  712. #define B8_Q_REGS 0x0400
  713. /* Queue Register Offsets, use Q_ADDR() to access */
  714. #define Q_D 0x00 /* 8*32 bit Current Descriptor */
  715. #define Q_DA_L 0x20 /* 32 bit Current Descriptor Address Low dWord */
  716. #define Q_DA_H 0x24 /* 32 bit Current Descriptor Address High dWord */
  717. #define Q_AC_L 0x28 /* 32 bit Current Address Counter Low dWord */
  718. #define Q_AC_H 0x2c /* 32 bit Current Address Counter High dWord */
  719. #define Q_BC 0x30 /* 32 bit Current Byte Counter */
  720. #define Q_CSR 0x34 /* 32 bit BMU Control/Status Register */
  721. #define Q_F 0x38 /* 32 bit Flag Register */
  722. #define Q_T1 0x3c /* 32 bit Test Register 1 */
  723. #define Q_T1_TR 0x3c /* 8 bit Test Register 1 Transfer SM */
  724. #define Q_T1_WR 0x3d /* 8 bit Test Register 1 Write Descriptor SM */
  725. #define Q_T1_RD 0x3e /* 8 bit Test Register 1 Read Descriptor SM */
  726. #define Q_T1_SV 0x3f /* 8 bit Test Register 1 Supervisor SM */
  727. #define Q_T2 0x40 /* 32 bit Test Register 2 */
  728. #define Q_T3 0x44 /* 32 bit Test Register 3 */
  729. /* 0x48 - 0x7f: reserved */
  730. /*
  731. * Bank 16 - 23
  732. */
  733. /* RAM Buffer Registers */
  734. #define B16_RAM_REGS 0x0800
  735. /* RAM Buffer Register Offsets, use RB_ADDR() to access */
  736. #define RB_START 0x00 /* 32 bit RAM Buffer Start Address */
  737. #define RB_END 0x04 /* 32 bit RAM Buffer End Address */
  738. #define RB_WP 0x08 /* 32 bit RAM Buffer Write Pointer */
  739. #define RB_RP 0x0c /* 32 bit RAM Buffer Read Pointer */
  740. #define RB_RX_UTPP 0x10 /* 32 bit Rx Upper Threshold, Pause Pack */
  741. #define RB_RX_LTPP 0x14 /* 32 bit Rx Lower Threshold, Pause Pack */
  742. #define RB_RX_UTHP 0x18 /* 32 bit Rx Upper Threshold, High Prio */
  743. #define RB_RX_LTHP 0x1c /* 32 bit Rx Lower Threshold, High Prio */
  744. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  745. #define RB_PC 0x20 /* 32 bit RAM Buffer Packet Counter */
  746. #define RB_LEV 0x24 /* 32 bit RAM Buffer Level Register */
  747. #define RB_CTRL 0x28 /* 8 bit RAM Buffer Control Register */
  748. #define RB_TST1 0x29 /* 8 bit RAM Buffer Test Register 1 */
  749. #define RB_TST2 0x2A /* 8 bit RAM Buffer Test Register 2 */
  750. /* 0x2c - 0x7f: reserved */
  751. /*
  752. * Bank 24
  753. */
  754. /*
  755. * Receive MAC FIFO, Receive LED, and Link_Sync regs (GENESIS only)
  756. * use MR_ADDR() to access
  757. */
  758. #define RX_MFF_EA 0x0c00 /* 32 bit Receive MAC FIFO End Address */
  759. #define RX_MFF_WP 0x0c04 /* 32 bit Receive MAC FIFO Write Pointer */
  760. /* 0x0c08 - 0x0c0b: reserved */
  761. #define RX_MFF_RP 0x0c0c /* 32 bit Receive MAC FIFO Read Pointer */
  762. #define RX_MFF_PC 0x0c10 /* 32 bit Receive MAC FIFO Packet Cnt */
  763. #define RX_MFF_LEV 0x0c14 /* 32 bit Receive MAC FIFO Level */
  764. #define RX_MFF_CTRL1 0x0c18 /* 16 bit Receive MAC FIFO Control Reg 1*/
  765. #define RX_MFF_STAT_TO 0x0c1a /* 8 bit Receive MAC Status Timeout */
  766. #define RX_MFF_TIST_TO 0x0c1b /* 8 bit Receive MAC Time Stamp Timeout */
  767. #define RX_MFF_CTRL2 0x0c1c /* 8 bit Receive MAC FIFO Control Reg 2*/
  768. #define RX_MFF_TST1 0x0c1d /* 8 bit Receive MAC FIFO Test Reg 1 */
  769. #define RX_MFF_TST2 0x0c1e /* 8 bit Receive MAC FIFO Test Reg 2 */
  770. /* 0x0c1f: reserved */
  771. #define RX_LED_INI 0x0c20 /* 32 bit Receive LED Cnt Init Value */
  772. #define RX_LED_VAL 0x0c24 /* 32 bit Receive LED Cnt Current Value */
  773. #define RX_LED_CTRL 0x0c28 /* 8 bit Receive LED Cnt Control Reg */
  774. #define RX_LED_TST 0x0c29 /* 8 bit Receive LED Cnt Test Register */
  775. /* 0x0c2a - 0x0c2f: reserved */
  776. #define LNK_SYNC_INI 0x0c30 /* 32 bit Link Sync Cnt Init Value */
  777. #define LNK_SYNC_VAL 0x0c34 /* 32 bit Link Sync Cnt Current Value */
  778. #define LNK_SYNC_CTRL 0x0c38 /* 8 bit Link Sync Cnt Control Register */
  779. #define LNK_SYNC_TST 0x0c39 /* 8 bit Link Sync Cnt Test Register */
  780. /* 0x0c3a - 0x0c3b: reserved */
  781. #define LNK_LED_REG 0x0c3c /* 8 bit Link LED Register */
  782. /* 0x0c3d - 0x0c3f: reserved */
  783. /* Receive GMAC FIFO (YUKON only), use MR_ADDR() to access */
  784. #define RX_GMF_EA 0x0c40 /* 32 bit Rx GMAC FIFO End Address */
  785. #define RX_GMF_AF_THR 0x0c44 /* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  786. #define RX_GMF_CTRL_T 0x0c48 /* 32 bit Rx GMAC FIFO Control/Test */
  787. #define RX_GMF_FL_MSK 0x0c4c /* 32 bit Rx GMAC FIFO Flush Mask */
  788. #define RX_GMF_FL_THR 0x0c50 /* 32 bit Rx GMAC FIFO Flush Threshold */
  789. /* 0x0c54 - 0x0c5f: reserved */
  790. #define RX_GMF_WP 0x0c60 /* 32 bit Rx GMAC FIFO Write Pointer */
  791. /* 0x0c64 - 0x0c67: reserved */
  792. #define RX_GMF_WLEV 0x0c68 /* 32 bit Rx GMAC FIFO Write Level */
  793. /* 0x0c6c - 0x0c6f: reserved */
  794. #define RX_GMF_RP 0x0c70 /* 32 bit Rx GMAC FIFO Read Pointer */
  795. /* 0x0c74 - 0x0c77: reserved */
  796. #define RX_GMF_RLEV 0x0c78 /* 32 bit Rx GMAC FIFO Read Level */
  797. /* 0x0c7c - 0x0c7f: reserved */
  798. /*
  799. * Bank 25
  800. */
  801. /* 0x0c80 - 0x0cbf: MAC 2 */
  802. /* 0x0cc0 - 0x0cff: reserved */
  803. /*
  804. * Bank 26
  805. */
  806. /*
  807. * Transmit MAC FIFO and Transmit LED Registers (GENESIS only),
  808. * use MR_ADDR() to access
  809. */
  810. #define TX_MFF_EA 0x0d00 /* 32 bit Transmit MAC FIFO End Address */
  811. #define TX_MFF_WP 0x0d04 /* 32 bit Transmit MAC FIFO WR Pointer */
  812. #define TX_MFF_WSP 0x0d08 /* 32 bit Transmit MAC FIFO WR Shadow Ptr */
  813. #define TX_MFF_RP 0x0d0c /* 32 bit Transmit MAC FIFO RD Pointer */
  814. #define TX_MFF_PC 0x0d10 /* 32 bit Transmit MAC FIFO Packet Cnt */
  815. #define TX_MFF_LEV 0x0d14 /* 32 bit Transmit MAC FIFO Level */
  816. #define TX_MFF_CTRL1 0x0d18 /* 16 bit Transmit MAC FIFO Ctrl Reg 1 */
  817. #define TX_MFF_WAF 0x0d1a /* 8 bit Transmit MAC Wait after flush */
  818. /* 0x0c1b: reserved */
  819. #define TX_MFF_CTRL2 0x0d1c /* 8 bit Transmit MAC FIFO Ctrl Reg 2 */
  820. #define TX_MFF_TST1 0x0d1d /* 8 bit Transmit MAC FIFO Test Reg 1 */
  821. #define TX_MFF_TST2 0x0d1e /* 8 bit Transmit MAC FIFO Test Reg 2 */
  822. /* 0x0d1f: reserved */
  823. #define TX_LED_INI 0x0d20 /* 32 bit Transmit LED Cnt Init Value */
  824. #define TX_LED_VAL 0x0d24 /* 32 bit Transmit LED Cnt Current Val */
  825. #define TX_LED_CTRL 0x0d28 /* 8 bit Transmit LED Cnt Control Reg */
  826. #define TX_LED_TST 0x0d29 /* 8 bit Transmit LED Cnt Test Reg */
  827. /* 0x0d2a - 0x0d3f: reserved */
  828. /* Transmit GMAC FIFO (YUKON only), use MR_ADDR() to access */
  829. #define TX_GMF_EA 0x0d40 /* 32 bit Tx GMAC FIFO End Address */
  830. #define TX_GMF_AE_THR 0x0d44 /* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  831. #define TX_GMF_CTRL_T 0x0d48 /* 32 bit Tx GMAC FIFO Control/Test */
  832. /* 0x0d4c - 0x0d5f: reserved */
  833. #define TX_GMF_WP 0x0d60 /* 32 bit Tx GMAC FIFO Write Pointer */
  834. #define TX_GMF_WSP 0x0d64 /* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  835. #define TX_GMF_WLEV 0x0d68 /* 32 bit Tx GMAC FIFO Write Level */
  836. /* 0x0d6c - 0x0d6f: reserved */
  837. #define TX_GMF_RP 0x0d70 /* 32 bit Tx GMAC FIFO Read Pointer */
  838. #define TX_GMF_RSTP 0x0d74 /* 32 bit Tx GMAC FIFO Restart Pointer */
  839. #define TX_GMF_RLEV 0x0d78 /* 32 bit Tx GMAC FIFO Read Level */
  840. /* 0x0d7c - 0x0d7f: reserved */
  841. /*
  842. * Bank 27
  843. */
  844. /* 0x0d80 - 0x0dbf: MAC 2 */
  845. /* 0x0daa - 0x0dff: reserved */
  846. /*
  847. * Bank 28
  848. */
  849. /* Descriptor Poll Timer Registers */
  850. #define B28_DPT_INI 0x0e00 /* 24 bit Descriptor Poll Timer Init Val */
  851. #define B28_DPT_VAL 0x0e04 /* 24 bit Descriptor Poll Timer Curr Val */
  852. #define B28_DPT_CTRL 0x0e08 /* 8 bit Descriptor Poll Timer Ctrl Reg */
  853. /* 0x0e09: reserved */
  854. #define B28_DPT_TST 0x0e0a /* 8 bit Descriptor Poll Timer Test Reg */
  855. /* 0x0e0b: reserved */
  856. /* Time Stamp Timer Registers (YUKON only) */
  857. /* 0x0e10: reserved */
  858. #define GMAC_TI_ST_VAL 0x0e14 /* 32 bit Time Stamp Timer Curr Val */
  859. #define GMAC_TI_ST_CTRL 0x0e18 /* 8 bit Time Stamp Timer Ctrl Reg */
  860. /* 0x0e19: reserved */
  861. #define GMAC_TI_ST_TST 0x0e1a /* 8 bit Time Stamp Timer Test Reg */
  862. /* 0x0e1b - 0x0e7f: reserved */
  863. /*
  864. * Bank 29
  865. */
  866. /* 0x0e80 - 0x0efc: reserved */
  867. /*
  868. * Bank 30
  869. */
  870. /* GMAC and GPHY Control Registers (YUKON only) */
  871. #define GMAC_CTRL 0x0f00 /* 32 bit GMAC Control Reg */
  872. #define GPHY_CTRL 0x0f04 /* 32 bit GPHY Control Reg */
  873. #define GMAC_IRQ_SRC 0x0f08 /* 8 bit GMAC Interrupt Source Reg */
  874. /* 0x0f09 - 0x0f0b: reserved */
  875. #define GMAC_IRQ_MSK 0x0f0c /* 8 bit GMAC Interrupt Mask Reg */
  876. /* 0x0f0d - 0x0f0f: reserved */
  877. #define GMAC_LINK_CTRL 0x0f10 /* 16 bit Link Control Reg */
  878. /* 0x0f14 - 0x0f1f: reserved */
  879. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  880. #define WOL_REG_OFFS 0x20 /* HW-Bug: Address is + 0x20 against spec. */
  881. #define WOL_CTRL_STAT 0x0f20 /* 16 bit WOL Control/Status Reg */
  882. #define WOL_MATCH_CTL 0x0f22 /* 8 bit WOL Match Control Reg */
  883. #define WOL_MATCH_RES 0x0f23 /* 8 bit WOL Match Result Reg */
  884. #define WOL_MAC_ADDR_LO 0x0f24 /* 32 bit WOL MAC Address Low */
  885. #define WOL_MAC_ADDR_HI 0x0f28 /* 16 bit WOL MAC Address High */
  886. #define WOL_PATT_RPTR 0x0f2c /* 8 bit WOL Pattern Read Ptr */
  887. /* use this macro to access above registers */
  888. #define WOL_REG(Reg) ((Reg) + (pAC->GIni.GIWolOffs))
  889. /* WOL Pattern Length Registers (YUKON only) */
  890. #define WOL_PATT_LEN_LO 0x0f30 /* 32 bit WOL Pattern Length 3..0 */
  891. #define WOL_PATT_LEN_HI 0x0f34 /* 24 bit WOL Pattern Length 6..4 */
  892. /* WOL Pattern Counter Registers (YUKON only) */
  893. #define WOL_PATT_CNT_0 0x0f38 /* 32 bit WOL Pattern Counter 3..0 */
  894. #define WOL_PATT_CNT_4 0x0f3c /* 24 bit WOL Pattern Counter 6..4 */
  895. /* 0x0f40 - 0x0f7f: reserved */
  896. /*
  897. * Bank 31
  898. */
  899. /* 0x0f80 - 0x0fff: reserved */
  900. /*
  901. * Bank 32 - 33
  902. */
  903. #define WOL_PATT_RAM_1 0x1000 /* WOL Pattern RAM Link 1 */
  904. /*
  905. * Bank 0x22 - 0x3f
  906. */
  907. /* 0x1100 - 0x1fff: reserved */
  908. /*
  909. * Bank 0x40 - 0x4f
  910. */
  911. #define BASE_XMAC_1 0x2000 /* XMAC 1 registers */
  912. /*
  913. * Bank 0x50 - 0x5f
  914. */
  915. #define BASE_GMAC_1 0x2800 /* GMAC 1 registers */
  916. /*
  917. * Bank 0x60 - 0x6f
  918. */
  919. #define BASE_XMAC_2 0x3000 /* XMAC 2 registers */
  920. /*
  921. * Bank 0x70 - 0x7f
  922. */
  923. #define BASE_GMAC_2 0x3800 /* GMAC 2 registers */
  924. /*
  925. * Control Register Bit Definitions:
  926. */
  927. /* B0_RAP 8 bit Register Address Port */
  928. /* Bit 7: reserved */
  929. #define RAP_RAP 0x3f /* Bit 6..0: 0 = block 0,..,6f = block 6f */
  930. /* B0_CTST 16 bit Control/Status register */
  931. /* Bit 15..14: reserved */
  932. #define CS_CLK_RUN_HOT BIT_13S /* CLK_RUN hot m. (YUKON-Lite only) */
  933. #define CS_CLK_RUN_RST BIT_12S /* CLK_RUN reset (YUKON-Lite only) */
  934. #define CS_CLK_RUN_ENA BIT_11S /* CLK_RUN enable (YUKON-Lite only) */
  935. #define CS_VAUX_AVAIL BIT_10S /* VAUX available (YUKON only) */
  936. #define CS_BUS_CLOCK BIT_9S /* Bus Clock 0/1 = 33/66 MHz */
  937. #define CS_BUS_SLOT_SZ BIT_8S /* Slot Size 0/1 = 32/64 bit slot */
  938. #define CS_ST_SW_IRQ BIT_7S /* Set IRQ SW Request */
  939. #define CS_CL_SW_IRQ BIT_6S /* Clear IRQ SW Request */
  940. #define CS_STOP_DONE BIT_5S /* Stop Master is finished */
  941. #define CS_STOP_MAST BIT_4S /* Command Bit to stop the master */
  942. #define CS_MRST_CLR BIT_3S /* Clear Master reset */
  943. #define CS_MRST_SET BIT_2S /* Set Master reset */
  944. #define CS_RST_CLR BIT_1S /* Clear Software reset */
  945. #define CS_RST_SET BIT_0S /* Set Software reset */
  946. /* B0_LED 8 Bit LED register */
  947. /* Bit 7.. 2: reserved */
  948. #define LED_STAT_ON BIT_1S /* Status LED on */
  949. #define LED_STAT_OFF BIT_0S /* Status LED off */
  950. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  951. #define PC_VAUX_ENA BIT_7 /* Switch VAUX Enable */
  952. #define PC_VAUX_DIS BIT_6 /* Switch VAUX Disable */
  953. #define PC_VCC_ENA BIT_5 /* Switch VCC Enable */
  954. #define PC_VCC_DIS BIT_4 /* Switch VCC Disable */
  955. #define PC_VAUX_ON BIT_3 /* Switch VAUX On */
  956. #define PC_VAUX_OFF BIT_2 /* Switch VAUX Off */
  957. #define PC_VCC_ON BIT_1 /* Switch VCC On */
  958. #define PC_VCC_OFF BIT_0 /* Switch VCC Off */
  959. /* B0_ISRC 32 bit Interrupt Source Register */
  960. /* B0_IMSK 32 bit Interrupt Mask Register */
  961. /* B0_SP_ISRC 32 bit Special Interrupt Source Reg */
  962. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  963. #define IS_ALL_MSK 0xbfffffffL /* All Interrupt bits */
  964. #define IS_HW_ERR BIT_31 /* Interrupt HW Error */
  965. /* Bit 30: reserved */
  966. #define IS_PA_TO_RX1 BIT_29 /* Packet Arb Timeout Rx1 */
  967. #define IS_PA_TO_RX2 BIT_28 /* Packet Arb Timeout Rx2 */
  968. #define IS_PA_TO_TX1 BIT_27 /* Packet Arb Timeout Tx1 */
  969. #define IS_PA_TO_TX2 BIT_26 /* Packet Arb Timeout Tx2 */
  970. #define IS_I2C_READY BIT_25 /* IRQ on end of I2C Tx */
  971. #define IS_IRQ_SW BIT_24 /* SW forced IRQ */
  972. #define IS_EXT_REG BIT_23 /* IRQ from LM80 or PHY (GENESIS only) */
  973. /* IRQ from PHY (YUKON only) */
  974. #define IS_TIMINT BIT_22 /* IRQ from Timer */
  975. #define IS_MAC1 BIT_21 /* IRQ from MAC 1 */
  976. #define IS_LNK_SYNC_M1 BIT_20 /* Link Sync Cnt wrap MAC 1 */
  977. #define IS_MAC2 BIT_19 /* IRQ from MAC 2 */
  978. #define IS_LNK_SYNC_M2 BIT_18 /* Link Sync Cnt wrap MAC 2 */
  979. /* Receive Queue 1 */
  980. #define IS_R1_B BIT_17 /* Q_R1 End of Buffer */
  981. #define IS_R1_F BIT_16 /* Q_R1 End of Frame */
  982. #define IS_R1_C BIT_15 /* Q_R1 Encoding Error */
  983. /* Receive Queue 2 */
  984. #define IS_R2_B BIT_14 /* Q_R2 End of Buffer */
  985. #define IS_R2_F BIT_13 /* Q_R2 End of Frame */
  986. #define IS_R2_C BIT_12 /* Q_R2 Encoding Error */
  987. /* Synchronous Transmit Queue 1 */
  988. #define IS_XS1_B BIT_11 /* Q_XS1 End of Buffer */
  989. #define IS_XS1_F BIT_10 /* Q_XS1 End of Frame */
  990. #define IS_XS1_C BIT_9 /* Q_XS1 Encoding Error */
  991. /* Asynchronous Transmit Queue 1 */
  992. #define IS_XA1_B BIT_8 /* Q_XA1 End of Buffer */
  993. #define IS_XA1_F BIT_7 /* Q_XA1 End of Frame */
  994. #define IS_XA1_C BIT_6 /* Q_XA1 Encoding Error */
  995. /* Synchronous Transmit Queue 2 */
  996. #define IS_XS2_B BIT_5 /* Q_XS2 End of Buffer */
  997. #define IS_XS2_F BIT_4 /* Q_XS2 End of Frame */
  998. #define IS_XS2_C BIT_3 /* Q_XS2 Encoding Error */
  999. /* Asynchronous Transmit Queue 2 */
  1000. #define IS_XA2_B BIT_2 /* Q_XA2 End of Buffer */
  1001. #define IS_XA2_F BIT_1 /* Q_XA2 End of Frame */
  1002. #define IS_XA2_C BIT_0 /* Q_XA2 Encoding Error */
  1003. /* B0_HWE_ISRC 32 bit HW Error Interrupt Src Reg */
  1004. /* B0_HWE_IMSK 32 bit HW Error Interrupt Mask Reg */
  1005. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  1006. #define IS_ERR_MSK 0x00000fffL /* All Error bits */
  1007. /* Bit 31..14: reserved */
  1008. #define IS_IRQ_TIST_OV BIT_13 /* Time Stamp Timer Overflow (YUKON only) */
  1009. #define IS_IRQ_SENSOR BIT_12 /* IRQ from Sensor (YUKON only) */
  1010. #define IS_IRQ_MST_ERR BIT_11 /* IRQ master error detected */
  1011. #define IS_IRQ_STAT BIT_10 /* IRQ status exception */
  1012. #define IS_NO_STAT_M1 BIT_9 /* No Rx Status from MAC 1 */
  1013. #define IS_NO_STAT_M2 BIT_8 /* No Rx Status from MAC 2 */
  1014. #define IS_NO_TIST_M1 BIT_7 /* No Time Stamp from MAC 1 */
  1015. #define IS_NO_TIST_M2 BIT_6 /* No Time Stamp from MAC 2 */
  1016. #define IS_RAM_RD_PAR BIT_5 /* RAM Read Parity Error */
  1017. #define IS_RAM_WR_PAR BIT_4 /* RAM Write Parity Error */
  1018. #define IS_M1_PAR_ERR BIT_3 /* MAC 1 Parity Error */
  1019. #define IS_M2_PAR_ERR BIT_2 /* MAC 2 Parity Error */
  1020. #define IS_R1_PAR_ERR BIT_1 /* Queue R1 Parity Error */
  1021. #define IS_R2_PAR_ERR BIT_0 /* Queue R2 Parity Error */
  1022. /* B2_CONN_TYP 8 bit Connector type */
  1023. /* B2_PMD_TYP 8 bit PMD type */
  1024. /* Values of connector and PMD type comply to SysKonnect internal std */
  1025. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  1026. #define CFG_CHIP_R_MSK (0xf<<4) /* Bit 7.. 4: Chip Revision */
  1027. /* Bit 3.. 2: reserved */
  1028. #define CFG_DIS_M2_CLK BIT_1S /* Disable Clock for 2nd MAC */
  1029. #define CFG_SNG_MAC BIT_0S /* MAC Config: 0=2 MACs / 1=1 MAC*/
  1030. /* B2_CHIP_ID 8 bit Chip Identification Number */
  1031. #define CHIP_ID_GENESIS 0x0a /* Chip ID for GENESIS */
  1032. #define CHIP_ID_YUKON 0xb0 /* Chip ID for YUKON */
  1033. /* B2_FAR 32 bit Flash-Prom Addr Reg/Cnt */
  1034. #define FAR_ADDR 0x1ffffL /* Bit 16.. 0: FPROM Address mask */
  1035. /* B2_LD_CRTL 8 bit EPROM loader control register */
  1036. /* Bits are currently reserved */
  1037. /* B2_LD_TEST 8 bit EPROM loader test register */
  1038. /* Bit 7.. 4: reserved */
  1039. #define LD_T_ON BIT_3S /* Loader Test mode on */
  1040. #define LD_T_OFF BIT_2S /* Loader Test mode off */
  1041. #define LD_T_STEP BIT_1S /* Decrement FPROM addr. Counter */
  1042. #define LD_START BIT_0S /* Start loading FPROM */
  1043. /*
  1044. * Timer Section
  1045. */
  1046. /* B2_TI_CRTL 8 bit Timer control */
  1047. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  1048. /* Bit 7.. 3: reserved */
  1049. #define TIM_START BIT_2S /* Start Timer */
  1050. #define TIM_STOP BIT_1S /* Stop Timer */
  1051. #define TIM_CLR_IRQ BIT_0S /* Clear Timer IRQ (!IRQM) */
  1052. /* B2_TI_TEST 8 Bit Timer Test */
  1053. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  1054. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  1055. /* Bit 7.. 3: reserved */
  1056. #define TIM_T_ON BIT_2S /* Test mode on */
  1057. #define TIM_T_OFF BIT_1S /* Test mode off */
  1058. #define TIM_T_STEP BIT_0S /* Test step */
  1059. /* B28_DPT_INI 32 bit Descriptor Poll Timer Init Val */
  1060. /* B28_DPT_VAL 32 bit Descriptor Poll Timer Curr Val */
  1061. /* Bit 31..24: reserved */
  1062. #define DPT_MSK 0x00ffffffL /* Bit 23.. 0: Desc Poll Timer Bits */
  1063. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  1064. /* Bit 7.. 2: reserved */
  1065. #define DPT_START BIT_1S /* Start Descriptor Poll Timer */
  1066. #define DPT_STOP BIT_0S /* Stop Descriptor Poll Timer */
  1067. /* B2_E_3 8 bit lower 4 bits used for HW self test result */
  1068. #define B2_E3_RES_MASK 0x0f
  1069. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  1070. #define TST_FRC_DPERR_MR BIT_7S /* force DATAPERR on MST RD */
  1071. #define TST_FRC_DPERR_MW BIT_6S /* force DATAPERR on MST WR */
  1072. #define TST_FRC_DPERR_TR BIT_5S /* force DATAPERR on TRG RD */
  1073. #define TST_FRC_DPERR_TW BIT_4S /* force DATAPERR on TRG WR */
  1074. #define TST_FRC_APERR_M BIT_3S /* force ADDRPERR on MST */
  1075. #define TST_FRC_APERR_T BIT_2S /* force ADDRPERR on TRG */
  1076. #define TST_CFG_WRITE_ON BIT_1S /* Enable Config Reg WR */
  1077. #define TST_CFG_WRITE_OFF BIT_0S /* Disable Config Reg WR */
  1078. /* B2_TST_CTRL2 8 bit Test Control Register 2 */
  1079. /* Bit 7.. 4: reserved */
  1080. /* force the following error on the next master read/write */
  1081. #define TST_FRC_DPERR_MR64 BIT_3S /* DataPERR RD 64 */
  1082. #define TST_FRC_DPERR_MW64 BIT_2S /* DataPERR WR 64 */
  1083. #define TST_FRC_APERR_1M64 BIT_1S /* AddrPERR on 1. phase */
  1084. #define TST_FRC_APERR_2M64 BIT_0S /* AddrPERR on 2. phase */
  1085. /* B2_GP_IO 32 bit General Purpose I/O Register */
  1086. /* Bit 31..26: reserved */
  1087. #define GP_DIR_9 BIT_25 /* IO_9 direct, 0=I/1=O */
  1088. #define GP_DIR_8 BIT_24 /* IO_8 direct, 0=I/1=O */
  1089. #define GP_DIR_7 BIT_23 /* IO_7 direct, 0=I/1=O */
  1090. #define GP_DIR_6 BIT_22 /* IO_6 direct, 0=I/1=O */
  1091. #define GP_DIR_5 BIT_21 /* IO_5 direct, 0=I/1=O */
  1092. #define GP_DIR_4 BIT_20 /* IO_4 direct, 0=I/1=O */
  1093. #define GP_DIR_3 BIT_19 /* IO_3 direct, 0=I/1=O */
  1094. #define GP_DIR_2 BIT_18 /* IO_2 direct, 0=I/1=O */
  1095. #define GP_DIR_1 BIT_17 /* IO_1 direct, 0=I/1=O */
  1096. #define GP_DIR_0 BIT_16 /* IO_0 direct, 0=I/1=O */
  1097. /* Bit 15..10: reserved */
  1098. #define GP_IO_9 BIT_9 /* IO_9 pin */
  1099. #define GP_IO_8 BIT_8 /* IO_8 pin */
  1100. #define GP_IO_7 BIT_7 /* IO_7 pin */
  1101. #define GP_IO_6 BIT_6 /* IO_6 pin */
  1102. #define GP_IO_5 BIT_5 /* IO_5 pin */
  1103. #define GP_IO_4 BIT_4 /* IO_4 pin */
  1104. #define GP_IO_3 BIT_3 /* IO_3 pin */
  1105. #define GP_IO_2 BIT_2 /* IO_2 pin */
  1106. #define GP_IO_1 BIT_1 /* IO_1 pin */
  1107. #define GP_IO_0 BIT_0 /* IO_0 pin */
  1108. /* B2_I2C_CTRL 32 bit I2C HW Control Register */
  1109. #define I2C_FLAG BIT_31 /* Start read/write if WR */
  1110. #define I2C_ADDR (0x7fffL<<16) /* Bit 30..16: Addr to be RD/WR */
  1111. #define I2C_DEV_SEL (0x7fL<<9) /* Bit 15.. 9: I2C Device Select */
  1112. /* Bit 8.. 5: reserved */
  1113. #define I2C_BURST_LEN BIT_4 /* Burst Len, 1/4 bytes */
  1114. #define I2C_DEV_SIZE (7L<<1) /* Bit 3.. 1: I2C Device Size */
  1115. #define I2C_025K_DEV (0L<<1) /* 0: 256 Bytes or smal. */
  1116. #define I2C_05K_DEV (1L<<1) /* 1: 512 Bytes */
  1117. #define I2C_1K_DEV (2L<<1) /* 2: 1024 Bytes */
  1118. #define I2C_2K_DEV (3L<<1) /* 3: 2048 Bytes */
  1119. #define I2C_4K_DEV (4L<<1) /* 4: 4096 Bytes */
  1120. #define I2C_8K_DEV (5L<<1) /* 5: 8192 Bytes */
  1121. #define I2C_16K_DEV (6L<<1) /* 6: 16384 Bytes */
  1122. #define I2C_32K_DEV (7L<<1) /* 7: 32768 Bytes */
  1123. #define I2C_STOP BIT_0 /* Interrupt I2C transfer */
  1124. /* B2_I2C_IRQ 32 bit I2C HW IRQ Register */
  1125. /* Bit 31.. 1 reserved */
  1126. #define I2C_CLR_IRQ BIT_0 /* Clear I2C IRQ */
  1127. /* B2_I2C_SW 32 bit (8 bit access) I2C HW SW Port Register */
  1128. /* Bit 7.. 3: reserved */
  1129. #define I2C_DATA_DIR BIT_2S /* direction of I2C_DATA */
  1130. #define I2C_DATA BIT_1S /* I2C Data Port */
  1131. #define I2C_CLK BIT_0S /* I2C Clock Port */
  1132. /*
  1133. * I2C Address
  1134. */
  1135. #define I2C_SENS_ADDR LM80_ADDR /* I2C Sensor Address, (Volt and Temp)*/
  1136. /* B2_BSC_CTRL 8 bit Blink Source Counter Control */
  1137. /* Bit 7.. 2: reserved */
  1138. #define BSC_START BIT_1S /* Start Blink Source Counter */
  1139. #define BSC_STOP BIT_0S /* Stop Blink Source Counter */
  1140. /* B2_BSC_STAT 8 bit Blink Source Counter Status */
  1141. /* Bit 7.. 1: reserved */
  1142. #define BSC_SRC BIT_0S /* Blink Source, 0=Off / 1=On */
  1143. /* B2_BSC_TST 16 bit Blink Source Counter Test Reg */
  1144. #define BSC_T_ON BIT_2S /* Test mode on */
  1145. #define BSC_T_OFF BIT_1S /* Test mode off */
  1146. #define BSC_T_STEP BIT_0S /* Test step */
  1147. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  1148. /* Bit 31..19: reserved */
  1149. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  1150. /* RAM Interface Registers */
  1151. /* B3_RI_CTRL 16 bit RAM Iface Control Register */
  1152. /* Bit 15..10: reserved */
  1153. #define RI_CLR_RD_PERR BIT_9S /* Clear IRQ RAM Read Parity Err */
  1154. #define RI_CLR_WR_PERR BIT_8S /* Clear IRQ RAM Write Parity Err*/
  1155. /* Bit 7.. 2: reserved */
  1156. #define RI_RST_CLR BIT_1S /* Clear RAM Interface Reset */
  1157. #define RI_RST_SET BIT_0S /* Set RAM Interface Reset */
  1158. /* B3_RI_TEST 8 bit RAM Iface Test Register */
  1159. /* Bit 15.. 4: reserved */
  1160. #define RI_T_EV BIT_3S /* Timeout Event occured */
  1161. #define RI_T_ON BIT_2S /* Timeout Timer Test On */
  1162. #define RI_T_OFF BIT_1S /* Timeout Timer Test Off */
  1163. #define RI_T_STEP BIT_0S /* Timeout Timer Step */
  1164. /* MAC Arbiter Registers */
  1165. /* B3_MA_TO_CTRL 16 bit MAC Arbiter Timeout Ctrl Reg */
  1166. /* Bit 15.. 4: reserved */
  1167. #define MA_FOE_ON BIT_3S /* XMAC Fast Output Enable ON */
  1168. #define MA_FOE_OFF BIT_2S /* XMAC Fast Output Enable OFF */
  1169. #define MA_RST_CLR BIT_1S /* Clear MAC Arbiter Reset */
  1170. #define MA_RST_SET BIT_0S /* Set MAC Arbiter Reset */
  1171. /* B3_MA_RC_CTRL 16 bit MAC Arbiter Recovery Ctrl Reg */
  1172. /* Bit 15.. 8: reserved */
  1173. #define MA_ENA_REC_TX2 BIT_7S /* Enable Recovery Timer TX2 */
  1174. #define MA_DIS_REC_TX2 BIT_6S /* Disable Recovery Timer TX2 */
  1175. #define MA_ENA_REC_TX1 BIT_5S /* Enable Recovery Timer TX1 */
  1176. #define MA_DIS_REC_TX1 BIT_4S /* Disable Recovery Timer TX1 */
  1177. #define MA_ENA_REC_RX2 BIT_3S /* Enable Recovery Timer RX2 */
  1178. #define MA_DIS_REC_RX2 BIT_2S /* Disable Recovery Timer RX2 */
  1179. #define MA_ENA_REC_RX1 BIT_1S /* Enable Recovery Timer RX1 */
  1180. #define MA_DIS_REC_RX1 BIT_0S /* Disable Recovery Timer RX1 */
  1181. /* Packet Arbiter Registers */
  1182. /* B3_PA_CTRL 16 bit Packet Arbiter Ctrl Register */
  1183. /* Bit 15..14: reserved */
  1184. #define PA_CLR_TO_TX2 BIT_13S /* Clear IRQ Packet Timeout TX2 */
  1185. #define PA_CLR_TO_TX1 BIT_12S /* Clear IRQ Packet Timeout TX1 */
  1186. #define PA_CLR_TO_RX2 BIT_11S /* Clear IRQ Packet Timeout RX2 */
  1187. #define PA_CLR_TO_RX1 BIT_10S /* Clear IRQ Packet Timeout RX1 */
  1188. #define PA_ENA_TO_TX2 BIT_9S /* Enable Timeout Timer TX2 */
  1189. #define PA_DIS_TO_TX2 BIT_8S /* Disable Timeout Timer TX2 */
  1190. #define PA_ENA_TO_TX1 BIT_7S /* Enable Timeout Timer TX1 */
  1191. #define PA_DIS_TO_TX1 BIT_6S /* Disable Timeout Timer TX1 */
  1192. #define PA_ENA_TO_RX2 BIT_5S /* Enable Timeout Timer RX2 */
  1193. #define PA_DIS_TO_RX2 BIT_4S /* Disable Timeout Timer RX2 */
  1194. #define PA_ENA_TO_RX1 BIT_3S /* Enable Timeout Timer RX1 */
  1195. #define PA_DIS_TO_RX1 BIT_2S /* Disable Timeout Timer RX1 */
  1196. #define PA_RST_CLR BIT_1S /* Clear MAC Arbiter Reset */
  1197. #define PA_RST_SET BIT_0S /* Set MAC Arbiter Reset */
  1198. #define PA_ENA_TO_ALL (PA_ENA_TO_RX1 | PA_ENA_TO_RX2 |\
  1199. PA_ENA_TO_TX1 | PA_ENA_TO_TX2)
  1200. /* Rx/Tx Path related Arbiter Test Registers */
  1201. /* B3_MA_TO_TEST 16 bit MAC Arbiter Timeout Test Reg */
  1202. /* B3_MA_RC_TEST 16 bit MAC Arbiter Recovery Test Reg */
  1203. /* B3_PA_TEST 16 bit Packet Arbiter Test Register */
  1204. /* Bit 15, 11, 7, and 3 are reserved in B3_PA_TEST */
  1205. #define TX2_T_EV BIT_15S /* TX2 Timeout/Recv Event occured */
  1206. #define TX2_T_ON BIT_14S /* TX2 Timeout/Recv Timer Test On */
  1207. #define TX2_T_OFF BIT_13S /* TX2 Timeout/Recv Timer Tst Off */
  1208. #define TX2_T_STEP BIT_12S /* TX2 Timeout/Recv Timer Step */
  1209. #define TX1_T_EV BIT_11S /* TX1 Timeout/Recv Event occured */
  1210. #define TX1_T_ON BIT_10S /* TX1 Timeout/Recv Timer Test On */
  1211. #define TX1_T_OFF BIT_9S /* TX1 Timeout/Recv Timer Tst Off */
  1212. #define TX1_T_STEP BIT_8S /* TX1 Timeout/Recv Timer Step */
  1213. #define RX2_T_EV BIT_7S /* RX2 Timeout/Recv Event occured */
  1214. #define RX2_T_ON BIT_6S /* RX2 Timeout/Recv Timer Test On */
  1215. #define RX2_T_OFF BIT_5S /* RX2 Timeout/Recv Timer Tst Off */
  1216. #define RX2_T_STEP BIT_4S /* RX2 Timeout/Recv Timer Step */
  1217. #define RX1_T_EV BIT_3S /* RX1 Timeout/Recv Event occured */
  1218. #define RX1_T_ON BIT_2S /* RX1 Timeout/Recv Timer Test On */
  1219. #define RX1_T_OFF BIT_1S /* RX1 Timeout/Recv Timer Tst Off */
  1220. #define RX1_T_STEP BIT_0S /* RX1 Timeout/Recv Timer Step */
  1221. /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
  1222. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  1223. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  1224. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  1225. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  1226. /* Bit 31..24: reserved */
  1227. #define TXA_MAX_VAL 0x00ffffffL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  1228. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  1229. #define TXA_ENA_FSYNC BIT_7S /* Enable force of sync Tx queue */
  1230. #define TXA_DIS_FSYNC BIT_6S /* Disable force of sync Tx queue */
  1231. #define TXA_ENA_ALLOC BIT_5S /* Enable alloc of free bandwidth */
  1232. #define TXA_DIS_ALLOC BIT_4S /* Disable alloc of free bandwidth */
  1233. #define TXA_START_RC BIT_3S /* Start sync Rate Control */
  1234. #define TXA_STOP_RC BIT_2S /* Stop sync Rate Control */
  1235. #define TXA_ENA_ARB BIT_1S /* Enable Tx Arbiter */
  1236. #define TXA_DIS_ARB BIT_0S /* Disable Tx Arbiter */
  1237. /* TXA_TEST 8 bit Tx Arbiter Test Register */
  1238. /* Bit 7.. 6: reserved */
  1239. #define TXA_INT_T_ON BIT_5S /* Tx Arb Interval Timer Test On */
  1240. #define TXA_INT_T_OFF BIT_4S /* Tx Arb Interval Timer Test Off */
  1241. #define TXA_INT_T_STEP BIT_3S /* Tx Arb Interval Timer Step */
  1242. #define TXA_LIM_T_ON BIT_2S /* Tx Arb Limit Timer Test On */
  1243. #define TXA_LIM_T_OFF BIT_1S /* Tx Arb Limit Timer Test Off */
  1244. #define TXA_LIM_T_STEP BIT_0S /* Tx Arb Limit Timer Step */
  1245. /* TXA_STAT 8 bit Tx Arbiter Status Register */
  1246. /* Bit 7.. 1: reserved */
  1247. #define TXA_PRIO_XS BIT_0S /* sync queue has prio to send */
  1248. /* Q_BC 32 bit Current Byte Counter */
  1249. /* Bit 31..16: reserved */
  1250. #define BC_MAX 0xffff /* Bit 15.. 0: Byte counter */
  1251. /* BMU Control Status Registers */
  1252. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  1253. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  1254. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  1255. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  1256. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  1257. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  1258. /* Q_CSR 32 bit BMU Control/Status Register */
  1259. /* Bit 31..25: reserved */
  1260. #define CSR_SV_IDLE BIT_24 /* BMU SM Idle */
  1261. /* Bit 23..22: reserved */
  1262. #define CSR_DESC_CLR BIT_21 /* Clear Reset for Descr */
  1263. #define CSR_DESC_SET BIT_20 /* Set Reset for Descr */
  1264. #define CSR_FIFO_CLR BIT_19 /* Clear Reset for FIFO */
  1265. #define CSR_FIFO_SET BIT_18 /* Set Reset for FIFO */
  1266. #define CSR_HPI_RUN BIT_17 /* Release HPI SM */
  1267. #define CSR_HPI_RST BIT_16 /* Reset HPI SM to Idle */
  1268. #define CSR_SV_RUN BIT_15 /* Release Supervisor SM */
  1269. #define CSR_SV_RST BIT_14 /* Reset Supervisor SM */
  1270. #define CSR_DREAD_RUN BIT_13 /* Release Descr Read SM */
  1271. #define CSR_DREAD_RST BIT_12 /* Reset Descr Read SM */
  1272. #define CSR_DWRITE_RUN BIT_11 /* Release Descr Write SM */
  1273. #define CSR_DWRITE_RST BIT_10 /* Reset Descr Write SM */
  1274. #define CSR_TRANS_RUN BIT_9 /* Release Transfer SM */
  1275. #define CSR_TRANS_RST BIT_8 /* Reset Transfer SM */
  1276. #define CSR_ENA_POL BIT_7 /* Enable Descr Polling */
  1277. #define CSR_DIS_POL BIT_6 /* Disable Descr Polling */
  1278. #define CSR_STOP BIT_5 /* Stop Rx/Tx Queue */
  1279. #define CSR_START BIT_4 /* Start Rx/Tx Queue */
  1280. #define CSR_IRQ_CL_P BIT_3 /* (Rx) Clear Parity IRQ */
  1281. #define CSR_IRQ_CL_B BIT_2 /* Clear EOB IRQ */
  1282. #define CSR_IRQ_CL_F BIT_1 /* Clear EOF IRQ */
  1283. #define CSR_IRQ_CL_C BIT_0 /* Clear ERR IRQ */
  1284. #define CSR_SET_RESET (CSR_DESC_SET | CSR_FIFO_SET | CSR_HPI_RST |\
  1285. CSR_SV_RST | CSR_DREAD_RST | CSR_DWRITE_RST |\
  1286. CSR_TRANS_RST)
  1287. #define CSR_CLR_RESET (CSR_DESC_CLR | CSR_FIFO_CLR | CSR_HPI_RUN |\
  1288. CSR_SV_RUN | CSR_DREAD_RUN | CSR_DWRITE_RUN |\
  1289. CSR_TRANS_RUN)
  1290. /* Q_F 32 bit Flag Register */
  1291. /* Bit 31..28: reserved */
  1292. #define F_ALM_FULL BIT_27 /* Rx FIFO: almost full */
  1293. #define F_EMPTY BIT_27 /* Tx FIFO: empty flag */
  1294. #define F_FIFO_EOF BIT_26 /* Tag (EOF Flag) bit in FIFO */
  1295. #define F_WM_REACHED BIT_25 /* Watermark reached */
  1296. /* reserved */
  1297. #define F_FIFO_LEVEL (0x1fL<<16) /* Bit 23..16: # of Qwords in FIFO */
  1298. /* Bit 15..11: reserved */
  1299. #define F_WATER_MARK 0x0007ffL /* Bit 10.. 0: Watermark */
  1300. /* Q_T1 32 bit Test Register 1 */
  1301. /* Holds four State Machine control Bytes */
  1302. #define SM_CRTL_SV_MSK (0xffL<<24) /* Bit 31..24: Control Supervisor SM */
  1303. #define SM_CRTL_RD_MSK (0xffL<<16) /* Bit 23..16: Control Read Desc SM */
  1304. #define SM_CRTL_WR_MSK (0xffL<<8) /* Bit 15.. 8: Control Write Desc SM */
  1305. #define SM_CRTL_TR_MSK 0xffL /* Bit 7.. 0: Control Transfer SM */
  1306. /* Q_T1_TR 8 bit Test Register 1 Transfer SM */
  1307. /* Q_T1_WR 8 bit Test Register 1 Write Descriptor SM */
  1308. /* Q_T1_RD 8 bit Test Register 1 Read Descriptor SM */
  1309. /* Q_T1_SV 8 bit Test Register 1 Supervisor SM */
  1310. /* The control status byte of each machine looks like ... */
  1311. #define SM_STATE 0xf0 /* Bit 7.. 4: State which shall be loaded */
  1312. #define SM_LOAD BIT_3S /* Load the SM with SM_STATE */
  1313. #define SM_TEST_ON BIT_2S /* Switch on SM Test Mode */
  1314. #define SM_TEST_OFF BIT_1S /* Go off the Test Mode */
  1315. #define SM_STEP BIT_0S /* Step the State Machine */
  1316. /* The encoding of the states is not supported by the Diagnostics Tool */
  1317. /* Q_T2 32 bit Test Register 2 */
  1318. /* Bit 31.. 8: reserved */
  1319. #define T2_AC_T_ON BIT_7 /* Address Counter Test Mode on */
  1320. #define T2_AC_T_OFF BIT_6 /* Address Counter Test Mode off */
  1321. #define T2_BC_T_ON BIT_5 /* Byte Counter Test Mode on */
  1322. #define T2_BC_T_OFF BIT_4 /* Byte Counter Test Mode off */
  1323. #define T2_STEP04 BIT_3 /* Inc AC/Dec BC by 4 */
  1324. #define T2_STEP03 BIT_2 /* Inc AC/Dec BC by 3 */
  1325. #define T2_STEP02 BIT_1 /* Inc AC/Dec BC by 2 */
  1326. #define T2_STEP01 BIT_0 /* Inc AC/Dec BC by 1 */
  1327. /* Q_T3 32 bit Test Register 3 */
  1328. /* Bit 31.. 7: reserved */
  1329. #define T3_MUX_MSK (7<<4) /* Bit 6.. 4: Mux Position */
  1330. /* Bit 3: reserved */
  1331. #define T3_VRAM_MSK 7 /* Bit 2.. 0: Virtual RAM Buffer Address */
  1332. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  1333. /* RB_START 32 bit RAM Buffer Start Address */
  1334. /* RB_END 32 bit RAM Buffer End Address */
  1335. /* RB_WP 32 bit RAM Buffer Write Pointer */
  1336. /* RB_RP 32 bit RAM Buffer Read Pointer */
  1337. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  1338. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  1339. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  1340. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  1341. /* RB_PC 32 bit RAM Buffer Packet Counter */
  1342. /* RB_LEV 32 bit RAM Buffer Level Register */
  1343. /* Bit 31..19: reserved */
  1344. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  1345. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  1346. /* Bit 7.. 4: reserved */
  1347. #define RB_PC_DEC BIT_3S /* Packet Counter Decrem */
  1348. #define RB_PC_T_ON BIT_2S /* Packet Counter Test On */
  1349. #define RB_PC_T_OFF BIT_1S /* Packet Counter Tst Off */
  1350. #define RB_PC_INC BIT_0S /* Packet Counter Increm */
  1351. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  1352. /* Bit 7: reserved */
  1353. #define RB_WP_T_ON BIT_6S /* Write Pointer Test On */
  1354. #define RB_WP_T_OFF BIT_5S /* Write Pointer Test Off */
  1355. #define RB_WP_INC BIT_4S /* Write Pointer Increm */
  1356. /* Bit 3: reserved */
  1357. #define RB_RP_T_ON BIT_2S /* Read Pointer Test On */
  1358. #define RB_RP_T_OFF BIT_1S /* Read Pointer Test Off */
  1359. #define RB_RP_DEC BIT_0S /* Read Pointer Decrement */
  1360. /* RB_CTRL 8 bit RAM Buffer Control Register */
  1361. /* Bit 7.. 6: reserved */
  1362. #define RB_ENA_STFWD BIT_5S /* Enable Store & Forward */
  1363. #define RB_DIS_STFWD BIT_4S /* Disable Store & Forward */
  1364. #define RB_ENA_OP_MD BIT_3S /* Enable Operation Mode */
  1365. #define RB_DIS_OP_MD BIT_2S /* Disable Operation Mode */
  1366. #define RB_RST_CLR BIT_1S /* Clear RAM Buf STM Reset */
  1367. #define RB_RST_SET BIT_0S /* Set RAM Buf STM Reset */
  1368. /* Receive and Transmit MAC FIFO Registers (GENESIS only) */
  1369. /* RX_MFF_EA 32 bit Receive MAC FIFO End Address */
  1370. /* RX_MFF_WP 32 bit Receive MAC FIFO Write Pointer */
  1371. /* RX_MFF_RP 32 bit Receive MAC FIFO Read Pointer */
  1372. /* RX_MFF_PC 32 bit Receive MAC FIFO Packet Counter */
  1373. /* RX_MFF_LEV 32 bit Receive MAC FIFO Level */
  1374. /* TX_MFF_EA 32 bit Transmit MAC FIFO End Address */
  1375. /* TX_MFF_WP 32 bit Transmit MAC FIFO Write Pointer */
  1376. /* TX_MFF_WSP 32 bit Transmit MAC FIFO WR Shadow Pointer */
  1377. /* TX_MFF_RP 32 bit Transmit MAC FIFO Read Pointer */
  1378. /* TX_MFF_PC 32 bit Transmit MAC FIFO Packet Cnt */
  1379. /* TX_MFF_LEV 32 bit Transmit MAC FIFO Level */
  1380. /* Bit 31.. 6: reserved */
  1381. #define MFF_MSK 0x007fL /* Bit 5.. 0: MAC FIFO Address/Ptr Bits */
  1382. /* RX_MFF_CTRL1 16 bit Receive MAC FIFO Control Reg 1 */
  1383. /* Bit 15..14: reserved */
  1384. #define MFF_ENA_RDY_PAT BIT_13S /* Enable Ready Patch */
  1385. #define MFF_DIS_RDY_PAT BIT_12S /* Disable Ready Patch */
  1386. #define MFF_ENA_TIM_PAT BIT_11S /* Enable Timing Patch */
  1387. #define MFF_DIS_TIM_PAT BIT_10S /* Disable Timing Patch */
  1388. #define MFF_ENA_ALM_FUL BIT_9S /* Enable AlmostFull Sign */
  1389. #define MFF_DIS_ALM_FUL BIT_8S /* Disable AlmostFull Sign */
  1390. #define MFF_ENA_PAUSE BIT_7S /* Enable Pause Signaling */
  1391. #define MFF_DIS_PAUSE BIT_6S /* Disable Pause Signaling */
  1392. #define MFF_ENA_FLUSH BIT_5S /* Enable Frame Flushing */
  1393. #define MFF_DIS_FLUSH BIT_4S /* Disable Frame Flushing */
  1394. #define MFF_ENA_TIST BIT_3S /* Enable Time Stamp Gener */
  1395. #define MFF_DIS_TIST BIT_2S /* Disable Time Stamp Gener */
  1396. #define MFF_CLR_INTIST BIT_1S /* Clear IRQ No Time Stamp */
  1397. #define MFF_CLR_INSTAT BIT_0S /* Clear IRQ No Status */
  1398. #define MFF_RX_CTRL_DEF MFF_ENA_TIM_PAT
  1399. /* TX_MFF_CTRL1 16 bit Transmit MAC FIFO Control Reg 1 */
  1400. #define MFF_CLR_PERR BIT_15S /* Clear Parity Error IRQ */
  1401. /* Bit 14: reserved */
  1402. #define MFF_ENA_PKT_REC BIT_13S /* Enable Packet Recovery */
  1403. #define MFF_DIS_PKT_REC BIT_12S /* Disable Packet Recovery */
  1404. /* MFF_ENA_TIM_PAT (see RX_MFF_CTRL1) Bit 11: Enable Timing Patch */
  1405. /* MFF_DIS_TIM_PAT (see RX_MFF_CTRL1) Bit 10: Disable Timing Patch */
  1406. /* MFF_ENA_ALM_FUL (see RX_MFF_CTRL1) Bit 9: Enable Almost Full Sign */
  1407. /* MFF_DIS_ALM_FUL (see RX_MFF_CTRL1) Bit 8: Disable Almost Full Sign */
  1408. #define MFF_ENA_W4E BIT_7S /* Enable Wait for Empty */
  1409. #define MFF_DIS_W4E BIT_6S /* Disable Wait for Empty */
  1410. /* MFF_ENA_FLUSH (see RX_MFF_CTRL1) Bit 5: Enable Frame Flushing */
  1411. /* MFF_DIS_FLUSH (see RX_MFF_CTRL1) Bit 4: Disable Frame Flushing */
  1412. #define MFF_ENA_LOOPB BIT_3S /* Enable Loopback */
  1413. #define MFF_DIS_LOOPB BIT_2S /* Disable Loopback */
  1414. #define MFF_CLR_MAC_RST BIT_1S /* Clear XMAC Reset */
  1415. #define MFF_SET_MAC_RST BIT_0S /* Set XMAC Reset */
  1416. #define MFF_TX_CTRL_DEF (MFF_ENA_PKT_REC | MFF_ENA_TIM_PAT | MFF_ENA_FLUSH)
  1417. /* RX_MFF_TST2 8 bit Receive MAC FIFO Test Register 2 */
  1418. /* TX_MFF_TST2 8 bit Transmit MAC FIFO Test Register 2 */
  1419. /* Bit 7: reserved */
  1420. #define MFF_WSP_T_ON BIT_6S /* Tx: Write Shadow Ptr TestOn */
  1421. #define MFF_WSP_T_OFF BIT_5S /* Tx: Write Shadow Ptr TstOff */
  1422. #define MFF_WSP_INC BIT_4S /* Tx: Write Shadow Ptr Increment */
  1423. #define MFF_PC_DEC BIT_3S /* Packet Counter Decrement */
  1424. #define MFF_PC_T_ON BIT_2S /* Packet Counter Test On */
  1425. #define MFF_PC_T_OFF BIT_1S /* Packet Counter Test Off */
  1426. #define MFF_PC_INC BIT_0S /* Packet Counter Increment */
  1427. /* RX_MFF_TST1 8 bit Receive MAC FIFO Test Register 1 */
  1428. /* TX_MFF_TST1 8 bit Transmit MAC FIFO Test Register 1 */
  1429. /* Bit 7: reserved */
  1430. #define MFF_WP_T_ON BIT_6S /* Write Pointer Test On */
  1431. #define MFF_WP_T_OFF BIT_5S /* Write Pointer Test Off */
  1432. #define MFF_WP_INC BIT_4S /* Write Pointer Increm */
  1433. /* Bit 3: reserved */
  1434. #define MFF_RP_T_ON BIT_2S /* Read Pointer Test On */
  1435. #define MFF_RP_T_OFF BIT_1S /* Read Pointer Test Off */
  1436. #define MFF_RP_DEC BIT_0S /* Read Pointer Decrement */
  1437. /* RX_MFF_CTRL2 8 bit Receive MAC FIFO Control Reg 2 */
  1438. /* TX_MFF_CTRL2 8 bit Transmit MAC FIFO Control Reg 2 */
  1439. /* Bit 7..4: reserved */
  1440. #define MFF_ENA_OP_MD BIT_3S /* Enable Operation Mode */
  1441. #define MFF_DIS_OP_MD BIT_2S /* Disable Operation Mode */
  1442. #define MFF_RST_CLR BIT_1S /* Clear MAC FIFO Reset */
  1443. #define MFF_RST_SET BIT_0S /* Set MAC FIFO Reset */
  1444. /* Link LED Counter Registers (GENESIS only) */
  1445. /* RX_LED_CTRL 8 bit Receive LED Cnt Control Reg */
  1446. /* TX_LED_CTRL 8 bit Transmit LED Cnt Control Reg */
  1447. /* LNK_SYNC_CTRL 8 bit Link Sync Cnt Control Register */
  1448. /* Bit 7.. 3: reserved */
  1449. #define LED_START BIT_2S /* Start Timer */
  1450. #define LED_STOP BIT_1S /* Stop Timer */
  1451. #define LED_STATE BIT_0S /* Rx/Tx: LED State, 1=LED on */
  1452. #define LED_CLR_IRQ BIT_0S /* Lnk: Clear Link IRQ */
  1453. /* RX_LED_TST 8 bit Receive LED Cnt Test Register */
  1454. /* TX_LED_TST 8 bit Transmit LED Cnt Test Register */
  1455. /* LNK_SYNC_TST 8 bit Link Sync Cnt Test Register */
  1456. /* Bit 7.. 3: reserved */
  1457. #define LED_T_ON BIT_2S /* LED Counter Test mode On */
  1458. #define LED_T_OFF BIT_1S /* LED Counter Test mode Off */
  1459. #define LED_T_STEP BIT_0S /* LED Counter Step */
  1460. /* LNK_LED_REG 8 bit Link LED Register */
  1461. /* Bit 7.. 6: reserved */
  1462. #define LED_BLK_ON BIT_5S /* Link LED Blinking On */
  1463. #define LED_BLK_OFF BIT_4S /* Link LED Blinking Off */
  1464. #define LED_SYNC_ON BIT_3S /* Use Sync Wire to switch LED */
  1465. #define LED_SYNC_OFF BIT_2S /* Disable Sync Wire Input */
  1466. #define LED_ON BIT_1S /* switch LED on */
  1467. #define LED_OFF BIT_0S /* switch LED off */
  1468. /* Receive and Transmit GMAC FIFO Registers (YUKON only) */
  1469. /* RX_GMF_EA 32 bit Rx GMAC FIFO End Address */
  1470. /* RX_GMF_AF_THR 32 bit Rx GMAC FIFO Almost Full Thresh. */
  1471. /* RX_GMF_WP 32 bit Rx GMAC FIFO Write Pointer */
  1472. /* RX_GMF_WLEV 32 bit Rx GMAC FIFO Write Level */
  1473. /* RX_GMF_RP 32 bit Rx GMAC FIFO Read Pointer */
  1474. /* RX_GMF_RLEV 32 bit Rx GMAC FIFO Read Level */
  1475. /* TX_GMF_EA 32 bit Tx GMAC FIFO End Address */
  1476. /* TX_GMF_AE_THR 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  1477. /* TX_GMF_WP 32 bit Tx GMAC FIFO Write Pointer */
  1478. /* TX_GMF_WSP 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  1479. /* TX_GMF_WLEV 32 bit Tx GMAC FIFO Write Level */
  1480. /* TX_GMF_RP 32 bit Tx GMAC FIFO Read Pointer */
  1481. /* TX_GMF_RSTP 32 bit Tx GMAC FIFO Restart Pointer */
  1482. /* TX_GMF_RLEV 32 bit Tx GMAC FIFO Read Level */
  1483. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1484. /* Bits 31..15: reserved */
  1485. #define GMF_WP_TST_ON BIT_14 /* Write Pointer Test On */
  1486. #define GMF_WP_TST_OFF BIT_13 /* Write Pointer Test Off */
  1487. #define GMF_WP_STEP BIT_12 /* Write Pointer Step/Increment */
  1488. /* Bit 11: reserved */
  1489. #define GMF_RP_TST_ON BIT_10 /* Read Pointer Test On */
  1490. #define GMF_RP_TST_OFF BIT_9 /* Read Pointer Test Off */
  1491. #define GMF_RP_STEP BIT_8 /* Read Pointer Step/Increment */
  1492. #define GMF_RX_F_FL_ON BIT_7 /* Rx FIFO Flush Mode On */
  1493. #define GMF_RX_F_FL_OFF BIT_6 /* Rx FIFO Flush Mode Off */
  1494. #define GMF_CLI_RX_FO BIT_5 /* Clear IRQ Rx FIFO Overrun */
  1495. #define GMF_CLI_RX_FC BIT_4 /* Clear IRQ Rx Frame Complete */
  1496. #define GMF_OPER_ON BIT_3 /* Operational Mode On */
  1497. #define GMF_OPER_OFF BIT_2 /* Operational Mode Off */
  1498. #define GMF_RST_CLR BIT_1 /* Clear GMAC FIFO Reset */
  1499. #define GMF_RST_SET BIT_0 /* Set GMAC FIFO Reset */
  1500. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1501. /* Bits 31..19: reserved */
  1502. #define GMF_WSP_TST_ON BIT_18 /* Write Shadow Pointer Test On */
  1503. #define GMF_WSP_TST_OFF BIT_17 /* Write Shadow Pointer Test Off */
  1504. #define GMF_WSP_STEP BIT_16 /* Write Shadow Pointer Step/Increment */
  1505. /* Bits 15..7: same as for RX_GMF_CTRL_T */
  1506. #define GMF_CLI_TX_FU BIT_6 /* Clear IRQ Tx FIFO Underrun */
  1507. #define GMF_CLI_TX_FC BIT_5 /* Clear IRQ Tx Frame Complete */
  1508. #define GMF_CLI_TX_PE BIT_4 /* Clear IRQ Tx Parity Error */
  1509. /* Bits 3..0: same as for RX_GMF_CTRL_T */
  1510. #define GMF_RX_CTRL_DEF (GMF_OPER_ON | GMF_RX_F_FL_ON)
  1511. #define GMF_TX_CTRL_DEF GMF_OPER_ON
  1512. #define RX_GMF_FL_THR_DEF 0x0a /* Rx GMAC FIFO Flush Threshold default */
  1513. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1514. /* Bit 7.. 3: reserved */
  1515. #define GMT_ST_START BIT_2S /* Start Time Stamp Timer */
  1516. #define GMT_ST_STOP BIT_1S /* Stop Time Stamp Timer */
  1517. #define GMT_ST_CLR_IRQ BIT_0S /* Clear Time Stamp Timer IRQ */
  1518. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1519. /* Bits 31.. 8: reserved */
  1520. #define GMC_H_BURST_ON BIT_7 /* Half Duplex Burst Mode On */
  1521. #define GMC_H_BURST_OFF BIT_6 /* Half Duplex Burst Mode Off */
  1522. #define GMC_F_LOOPB_ON BIT_5 /* FIFO Loopback On */
  1523. #define GMC_F_LOOPB_OFF BIT_4 /* FIFO Loopback Off */
  1524. #define GMC_PAUSE_ON BIT_3 /* Pause On */
  1525. #define GMC_PAUSE_OFF BIT_2 /* Pause Off */
  1526. #define GMC_RST_CLR BIT_1 /* Clear GMAC Reset */
  1527. #define GMC_RST_SET BIT_0 /* Set GMAC Reset */
  1528. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1529. /* Bits 31..29: reserved */
  1530. #define GPC_SEL_BDT BIT_28 /* Select Bi-Dir. Transfer for MDC/MDIO */
  1531. #define GPC_INT_POL_HI BIT_27 /* IRQ Polarity is Active HIGH */
  1532. #define GPC_75_OHM BIT_26 /* Use 75 Ohm Termination instead of 50 */
  1533. #define GPC_DIS_FC BIT_25 /* Disable Automatic Fiber/Copper Detection */
  1534. #define GPC_DIS_SLEEP BIT_24 /* Disable Energy Detect */
  1535. #define GPC_HWCFG_M_3 BIT_23 /* HWCFG_MODE[3] */
  1536. #define GPC_HWCFG_M_2 BIT_22 /* HWCFG_MODE[2] */
  1537. #define GPC_HWCFG_M_1 BIT_21 /* HWCFG_MODE[1] */
  1538. #define GPC_HWCFG_M_0 BIT_20 /* HWCFG_MODE[0] */
  1539. #define GPC_ANEG_0 BIT_19 /* ANEG[0] */
  1540. #define GPC_ENA_XC BIT_18 /* Enable MDI crossover */
  1541. #define GPC_DIS_125 BIT_17 /* Disable 125 MHz clock */
  1542. #define GPC_ANEG_3 BIT_16 /* ANEG[3] */
  1543. #define GPC_ANEG_2 BIT_15 /* ANEG[2] */
  1544. #define GPC_ANEG_1 BIT_14 /* ANEG[1] */
  1545. #define GPC_ENA_PAUSE BIT_13 /* Enable Pause (SYM_OR_REM) */
  1546. #define GPC_PHYADDR_4 BIT_12 /* Bit 4 of Phy Addr */
  1547. #define GPC_PHYADDR_3 BIT_11 /* Bit 3 of Phy Addr */
  1548. #define GPC_PHYADDR_2 BIT_10 /* Bit 2 of Phy Addr */
  1549. #define GPC_PHYADDR_1 BIT_9 /* Bit 1 of Phy Addr */
  1550. #define GPC_PHYADDR_0 BIT_8 /* Bit 0 of Phy Addr */
  1551. /* Bits 7..2: reserved */
  1552. #define GPC_RST_CLR BIT_1 /* Clear GPHY Reset */
  1553. #define GPC_RST_SET BIT_0 /* Set GPHY Reset */
  1554. #define GPC_HWCFG_GMII_COP (GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | \
  1555. GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1556. #define GPC_HWCFG_GMII_FIB ( GPC_HWCFG_M_2 | \
  1557. GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1558. #define GPC_ANEG_ADV_ALL_M (GPC_ANEG_3 | GPC_ANEG_2 | \
  1559. GPC_ANEG_1 | GPC_ANEG_0)
  1560. /* forced speed and duplex mode (don't mix with other ANEG bits) */
  1561. #define GPC_FRC10MBIT_HALF 0
  1562. #define GPC_FRC10MBIT_FULL GPC_ANEG_0
  1563. #define GPC_FRC100MBIT_HALF GPC_ANEG_1
  1564. #define GPC_FRC100MBIT_FULL (GPC_ANEG_0 | GPC_ANEG_1)
  1565. /* auto-negotiation with limited advertised speeds */
  1566. /* mix only with master/slave settings (for copper) */
  1567. #define GPC_ADV_1000_HALF GPC_ANEG_2
  1568. #define GPC_ADV_1000_FULL GPC_ANEG_3
  1569. #define GPC_ADV_ALL (GPC_ANEG_2 | GPC_ANEG_3)
  1570. /* master/slave settings */
  1571. /* only for copper with 1000 Mbps */
  1572. #define GPC_FORCE_MASTER 0
  1573. #define GPC_FORCE_SLAVE GPC_ANEG_0
  1574. #define GPC_PREF_MASTER GPC_ANEG_1
  1575. #define GPC_PREF_SLAVE (GPC_ANEG_1 | GPC_ANEG_0)
  1576. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1577. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1578. #define GM_IS_TX_CO_OV BIT_5 /* Transmit Counter Overflow IRQ */
  1579. #define GM_IS_RX_CO_OV BIT_4 /* Receive Counter Overflow IRQ */
  1580. #define GM_IS_TX_FF_UR BIT_3 /* Transmit FIFO Underrun */
  1581. #define GM_IS_TX_COMPL BIT_2 /* Frame Transmission Complete */
  1582. #define GM_IS_RX_FF_OR BIT_1 /* Receive FIFO Overrun */
  1583. #define GM_IS_RX_COMPL BIT_0 /* Frame Reception Complete */
  1584. #define GMAC_DEF_MSK (GM_IS_TX_CO_OV | GM_IS_RX_CO_OV | \
  1585. GM_IS_TX_FF_UR)
  1586. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1587. /* Bits 15.. 2: reserved */
  1588. #define GMLC_RST_CLR BIT_1S /* Clear GMAC Link Reset */
  1589. #define GMLC_RST_SET BIT_0S /* Set GMAC Link Reset */
  1590. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1591. #define WOL_CTL_LINK_CHG_OCC BIT_15S
  1592. #define WOL_CTL_MAGIC_PKT_OCC BIT_14S
  1593. #define WOL_CTL_PATTERN_OCC BIT_13S
  1594. #define WOL_CTL_CLEAR_RESULT BIT_12S
  1595. #define WOL_CTL_ENA_PME_ON_LINK_CHG BIT_11S
  1596. #define WOL_CTL_DIS_PME_ON_LINK_CHG BIT_10S
  1597. #define WOL_CTL_ENA_PME_ON_MAGIC_PKT BIT_9S
  1598. #define WOL_CTL_DIS_PME_ON_MAGIC_PKT BIT_8S
  1599. #define WOL_CTL_ENA_PME_ON_PATTERN BIT_7S
  1600. #define WOL_CTL_DIS_PME_ON_PATTERN BIT_6S
  1601. #define WOL_CTL_ENA_LINK_CHG_UNIT BIT_5S
  1602. #define WOL_CTL_DIS_LINK_CHG_UNIT BIT_4S
  1603. #define WOL_CTL_ENA_MAGIC_PKT_UNIT BIT_3S
  1604. #define WOL_CTL_DIS_MAGIC_PKT_UNIT BIT_2S
  1605. #define WOL_CTL_ENA_PATTERN_UNIT BIT_1S
  1606. #define WOL_CTL_DIS_PATTERN_UNIT BIT_0S
  1607. #define WOL_CTL_DEFAULT \
  1608. (WOL_CTL_DIS_PME_ON_LINK_CHG | \
  1609. WOL_CTL_DIS_PME_ON_PATTERN | \
  1610. WOL_CTL_DIS_PME_ON_MAGIC_PKT | \
  1611. WOL_CTL_DIS_LINK_CHG_UNIT | \
  1612. WOL_CTL_DIS_PATTERN_UNIT | \
  1613. WOL_CTL_DIS_MAGIC_PKT_UNIT)
  1614. /* WOL_MATCH_CTL 8 bit WOL Match Control Reg */
  1615. #define WOL_CTL_PATT_ENA(x) (BIT_0 << (x))
  1616. #define SK_NUM_WOL_PATTERN 7
  1617. #define SK_PATTERN_PER_WORD 4
  1618. #define SK_BITMASK_PATTERN 7
  1619. #define SK_POW_PATTERN_LENGTH 128
  1620. #define WOL_LENGTH_MSK 0x7f
  1621. #define WOL_LENGTH_SHIFT 8
  1622. /* Receive and Transmit Descriptors ******************************************/
  1623. /* Transmit Descriptor struct */
  1624. typedef struct s_HwTxd {
  1625. SK_U32 volatile TxCtrl; /* Transmit Buffer Control Field */
  1626. SK_U32 TxNext; /* Physical Address Pointer to the next TxD */
  1627. SK_U32 TxAdrLo; /* Physical Tx Buffer Address lower dword */
  1628. SK_U32 TxAdrHi; /* Physical Tx Buffer Address upper dword */
  1629. SK_U32 TxStat; /* Transmit Frame Status Word */
  1630. #ifndef SK_USE_REV_DESC
  1631. SK_U16 TxTcpOffs; /* TCP Checksum Calculation Start Value */
  1632. SK_U16 TxRes1; /* 16 bit reserved field */
  1633. SK_U16 TxTcpWp; /* TCP Checksum Write Position */
  1634. SK_U16 TxTcpSp; /* TCP Checksum Calculation Start Position */
  1635. #else /* SK_USE_REV_DESC */
  1636. SK_U16 TxRes1; /* 16 bit reserved field */
  1637. SK_U16 TxTcpOffs; /* TCP Checksum Calculation Start Value */
  1638. SK_U16 TxTcpSp; /* TCP Checksum Calculation Start Position */
  1639. SK_U16 TxTcpWp; /* TCP Checksum Write Position */
  1640. #endif /* SK_USE_REV_DESC */
  1641. SK_U32 TxRes2; /* 32 bit reserved field */
  1642. } SK_HWTXD;
  1643. /* Receive Descriptor struct */
  1644. typedef struct s_HwRxd {
  1645. SK_U32 volatile RxCtrl; /* Receive Buffer Control Field */
  1646. SK_U32 RxNext; /* Physical Address Pointer to the next RxD */
  1647. SK_U32 RxAdrLo; /* Physical Rx Buffer Address lower dword */
  1648. SK_U32 RxAdrHi; /* Physical Rx Buffer Address upper dword */
  1649. SK_U32 RxStat; /* Receive Frame Status Word */
  1650. SK_U32 RxTiSt; /* Receive Time Stamp (from XMAC on GENESIS) */
  1651. #ifndef SK_USE_REV_DESC
  1652. SK_U16 RxTcpSum1; /* TCP Checksum 1 */
  1653. SK_U16 RxTcpSum2; /* TCP Checksum 2 */
  1654. SK_U16 RxTcpSp1; /* TCP Checksum Calculation Start Position 1 */
  1655. SK_U16 RxTcpSp2; /* TCP Checksum Calculation Start Position 2 */
  1656. #else /* SK_USE_REV_DESC */
  1657. SK_U16 RxTcpSum2; /* TCP Checksum 2 */
  1658. SK_U16 RxTcpSum1; /* TCP Checksum 1 */
  1659. SK_U16 RxTcpSp2; /* TCP Checksum Calculation Start Position 2 */
  1660. SK_U16 RxTcpSp1; /* TCP Checksum Calculation Start Position 1 */
  1661. #endif /* SK_USE_REV_DESC */
  1662. } SK_HWRXD;
  1663. /*
  1664. * Drivers which use the reverse descriptor feature (PCI_OUR_REG_2)
  1665. * should set the define SK_USE_REV_DESC.
  1666. * Structures are 'normaly' not endianess dependent. But in
  1667. * this case the SK_U16 fields are bound to bit positions inside the
  1668. * descriptor. RxTcpSum1 e.g. must start at bit 0 within the 6.th DWord.
  1669. * The bit positions inside a DWord are of course endianess dependent and
  1670. * swaps if the DWord is swapped by the hardware.
  1671. */
  1672. /* Descriptor Bit Definition */
  1673. /* TxCtrl Transmit Buffer Control Field */
  1674. /* RxCtrl Receive Buffer Control Field */
  1675. #define BMU_OWN BIT_31 /* OWN bit: 0=host/1=BMU */
  1676. #define BMU_STF BIT_30 /* Start of Frame */
  1677. #define BMU_EOF BIT_29 /* End of Frame */
  1678. #define BMU_IRQ_EOB BIT_28 /* Req "End of Buffer" IRQ */
  1679. #define BMU_IRQ_EOF BIT_27 /* Req "End of Frame" IRQ */
  1680. /* TxCtrl specific bits */
  1681. #define BMU_STFWD BIT_26 /* (Tx) Store & Forward Frame */
  1682. #define BMU_NO_FCS BIT_25 /* (Tx) Disable MAC FCS (CRC) generation */
  1683. #define BMU_SW BIT_24 /* (Tx) 1 bit res. for SW use */
  1684. /* RxCtrl specific bits */
  1685. #define BMU_DEV_0 BIT_26 /* (Rx) Transfer data to Dev0 */
  1686. #define BMU_STAT_VAL BIT_25 /* (Rx) Rx Status Valid */
  1687. #define BMU_TIST_VAL BIT_24 /* (Rx) Rx TimeStamp Valid */
  1688. /* Bit 23..16: BMU Check Opcodes */
  1689. #define BMU_CHECK (0x55L<<16) /* Default BMU check */
  1690. #define BMU_TCP_CHECK (0x56L<<16) /* Descr with TCP ext */
  1691. #define BMU_UDP_CHECK (0x57L<<16) /* Descr with UDP ext (YUKON only) */
  1692. #define BMU_BBC 0xFFFFL /* Bit 15.. 0: Buffer Byte Counter */
  1693. /* TxStat Transmit Frame Status Word */
  1694. /* RxStat Receive Frame Status Word */
  1695. /*
  1696. *Note: TxStat is reserved for ASIC loopback mode only
  1697. *
  1698. * The Bits of the Status words are defined in xmac_ii.h
  1699. * (see XMR_FS bits)
  1700. */
  1701. /* other defines *************************************************************/
  1702. /*
  1703. * FlashProm specification
  1704. */
  1705. #define MAX_PAGES 0x20000L /* Every byte has a single page */
  1706. #define MAX_FADDR 1 /* 1 byte per page */
  1707. #define SKFDDI_PSZ 8 /* address PROM size */
  1708. /* macros ********************************************************************/
  1709. /*
  1710. * Receive and Transmit Queues
  1711. */
  1712. #define Q_R1 0x0000 /* Receive Queue 1 */
  1713. #define Q_R2 0x0080 /* Receive Queue 2 */
  1714. #define Q_XS1 0x0200 /* Synchronous Transmit Queue 1 */
  1715. #define Q_XA1 0x0280 /* Asynchronous Transmit Queue 1 */
  1716. #define Q_XS2 0x0300 /* Synchronous Transmit Queue 2 */
  1717. #define Q_XA2 0x0380 /* Asynchronous Transmit Queue 2 */
  1718. /*
  1719. * Macro Q_ADDR()
  1720. *
  1721. * Use this macro to access the Receive and Transmit Queue Registers.
  1722. *
  1723. * para:
  1724. * Queue Queue to access.
  1725. * Values: Q_R1, Q_R2, Q_XS1, Q_XA1, Q_XS2, and Q_XA2
  1726. * Offs Queue register offset.
  1727. * Values: Q_D, Q_DA_L ... Q_T2, Q_T3
  1728. *
  1729. * usage SK_IN32(pAC, Q_ADDR(Q_R2, Q_BC), pVal)
  1730. */
  1731. #define Q_ADDR(Queue, Offs) (B8_Q_REGS + (Queue) + (Offs))
  1732. /*
  1733. * Macro RB_ADDR()
  1734. *
  1735. * Use this macro to access the RAM Buffer Registers.
  1736. *
  1737. * para:
  1738. * Queue Queue to access.
  1739. * Values: Q_R1, Q_R2, Q_XS1, Q_XA1, Q_XS2, and Q_XA2
  1740. * Offs Queue register offset.
  1741. * Values: RB_START, RB_END ... RB_LEV, RB_CTRL
  1742. *
  1743. * usage SK_IN32(pAC, RB_ADDR(Q_R2, RB_RP), pVal)
  1744. */
  1745. #define RB_ADDR(Queue, Offs) (B16_RAM_REGS + (Queue) + (Offs))
  1746. /*
  1747. * MAC Related Registers
  1748. */
  1749. #define MAC_1 0 /* belongs to the port near the slot */
  1750. #define MAC_2 1 /* belongs to the port far away from the slot */
  1751. /*
  1752. * Macro MR_ADDR()
  1753. *
  1754. * Use this macro to access a MAC Related Registers inside the ASIC.
  1755. *
  1756. * para:
  1757. * Mac MAC to access.
  1758. * Values: MAC_1, MAC_2
  1759. * Offs MAC register offset.
  1760. * Values: RX_MFF_EA, RX_MFF_WP ... LNK_LED_REG,
  1761. * TX_MFF_EA, TX_MFF_WP ... TX_LED_TST
  1762. *
  1763. * usage SK_IN32(pAC, MR_ADDR(MAC_1, TX_MFF_EA), pVal)
  1764. */
  1765. #define MR_ADDR(Mac, Offs) (((Mac) << 7) + (Offs))
  1766. #ifdef SK_LITTLE_ENDIAN
  1767. #define XM_WORD_LO 0
  1768. #define XM_WORD_HI 1
  1769. #else /* !SK_LITTLE_ENDIAN */
  1770. #define XM_WORD_LO 1
  1771. #define XM_WORD_HI 0
  1772. #endif /* !SK_LITTLE_ENDIAN */
  1773. /*
  1774. * macros to access the XMAC (GENESIS only)
  1775. *
  1776. * XM_IN16(), to read a 16 bit register (e.g. XM_MMU_CMD)
  1777. * XM_OUT16(), to write a 16 bit register (e.g. XM_MMU_CMD)
  1778. * XM_IN32(), to read a 32 bit register (e.g. XM_TX_EV_CNT)
  1779. * XM_OUT32(), to write a 32 bit register (e.g. XM_TX_EV_CNT)
  1780. * XM_INADDR(), to read a network address register (e.g. XM_SRC_CHK)
  1781. * XM_OUTADDR(), to write a network address register (e.g. XM_SRC_CHK)
  1782. * XM_INHASH(), to read the XM_HSM_CHK register
  1783. * XM_OUTHASH() to write the XM_HSM_CHK register
  1784. *
  1785. * para:
  1786. * Mac XMAC to access values: MAC_1 or MAC_2
  1787. * IoC I/O context needed for SK I/O macros
  1788. * Reg XMAC Register to read or write
  1789. * (p)Val Value or pointer to the value which should be read or written
  1790. *
  1791. * usage: XM_OUT16(IoC, MAC_1, XM_MMU_CMD, Value);
  1792. */
  1793. #define XMA(Mac, Reg) \
  1794. ((BASE_XMAC_1 + (Mac) * (BASE_XMAC_2 - BASE_XMAC_1)) | ((Reg) << 1))
  1795. #define XM_IN16(IoC, Mac, Reg, pVal) \
  1796. SK_IN16((IoC), XMA((Mac), (Reg)), (pVal))
  1797. #define XM_OUT16(IoC, Mac, Reg, Val) \
  1798. SK_OUT16((IoC), XMA((Mac), (Reg)), (Val))
  1799. #define XM_IN32(IoC, Mac, Reg, pVal) { \
  1800. SK_IN16((IoC), XMA((Mac), (Reg)), \
  1801. (SK_U16 *)&((SK_U16 *)(pVal))[XM_WORD_LO]); \
  1802. SK_IN16((IoC), XMA((Mac), (Reg+2)), \
  1803. (SK_U16 *)&((SK_U16 *)(pVal))[XM_WORD_HI]); \
  1804. }
  1805. #define XM_OUT32(IoC, Mac, Reg, Val) { \
  1806. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16)((Val) & 0xffffL)); \
  1807. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16)(((Val) >> 16) & 0xffffL));\
  1808. }
  1809. /* Remember: we are always writing to / reading from LITTLE ENDIAN memory */
  1810. #define XM_INADDR(IoC, Mac, Reg, pVal) { \
  1811. SK_U16 Word; \
  1812. SK_U8 *pByte; \
  1813. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1814. SK_IN16((IoC), XMA((Mac), (Reg)), &Word); \
  1815. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1816. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1817. SK_IN16((IoC), XMA((Mac), (Reg+2)), &Word); \
  1818. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1819. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1820. SK_IN16((IoC), XMA((Mac), (Reg+4)), &Word); \
  1821. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1822. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1823. }
  1824. #define XM_OUTADDR(IoC, Mac, Reg, pVal) { \
  1825. SK_U8 *pByte; \
  1826. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1827. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16) \
  1828. (((SK_U16)(pByte[0]) & 0x00ff) | \
  1829. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1830. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16) \
  1831. (((SK_U16)(pByte[2]) & 0x00ff) | \
  1832. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1833. SK_OUT16((IoC), XMA((Mac), (Reg+4)), (SK_U16) \
  1834. (((SK_U16)(pByte[4]) & 0x00ff) | \
  1835. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1836. }
  1837. #define XM_INHASH(IoC, Mac, Reg, pVal) { \
  1838. SK_U16 Word; \
  1839. SK_U8 *pByte; \
  1840. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1841. SK_IN16((IoC), XMA((Mac), (Reg)), &Word); \
  1842. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1843. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1844. SK_IN16((IoC), XMA((Mac), (Reg+2)), &Word); \
  1845. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1846. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1847. SK_IN16((IoC), XMA((Mac), (Reg+4)), &Word); \
  1848. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1849. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1850. SK_IN16((IoC), XMA((Mac), (Reg+6)), &Word); \
  1851. pByte[6] = (SK_U8)(Word & 0x00ff); \
  1852. pByte[7] = (SK_U8)((Word >> 8) & 0x00ff); \
  1853. }
  1854. #define XM_OUTHASH(IoC, Mac, Reg, pVal) { \
  1855. SK_U8 *pByte; \
  1856. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1857. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16) \
  1858. (((SK_U16)(pByte[0]) & 0x00ff)| \
  1859. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1860. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16) \
  1861. (((SK_U16)(pByte[2]) & 0x00ff)| \
  1862. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1863. SK_OUT16((IoC), XMA((Mac), (Reg+4)), (SK_U16) \
  1864. (((SK_U16)(pByte[4]) & 0x00ff)| \
  1865. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1866. SK_OUT16((IoC), XMA((Mac), (Reg+6)), (SK_U16) \
  1867. (((SK_U16)(pByte[6]) & 0x00ff)| \
  1868. (((SK_U16)(pByte[7]) << 8) & 0xff00))); \
  1869. }
  1870. /*
  1871. * macros to access the GMAC (YUKON only)
  1872. *
  1873. * GM_IN16(), to read a 16 bit register (e.g. GM_GP_STAT)
  1874. * GM_OUT16(), to write a 16 bit register (e.g. GM_GP_CTRL)
  1875. * GM_IN32(), to read a 32 bit register (e.g. GM_)
  1876. * GM_OUT32(), to write a 32 bit register (e.g. GM_)
  1877. * GM_INADDR(), to read a network address register (e.g. GM_SRC_ADDR_1L)
  1878. * GM_OUTADDR(), to write a network address register (e.g. GM_SRC_ADDR_2L)
  1879. * GM_INHASH(), to read the GM_MC_ADDR_H1 register
  1880. * GM_OUTHASH() to write the GM_MC_ADDR_H1 register
  1881. *
  1882. * para:
  1883. * Mac GMAC to access values: MAC_1 or MAC_2
  1884. * IoC I/O context needed for SK I/O macros
  1885. * Reg GMAC Register to read or write
  1886. * (p)Val Value or pointer to the value which should be read or written
  1887. *
  1888. * usage: GM_OUT16(IoC, MAC_1, GM_GP_CTRL, Value);
  1889. */
  1890. #define GMA(Mac, Reg) \
  1891. ((BASE_GMAC_1 + (Mac) * (BASE_GMAC_2 - BASE_GMAC_1)) | (Reg))
  1892. #define GM_IN16(IoC, Mac, Reg, pVal) \
  1893. SK_IN16((IoC), GMA((Mac), (Reg)), (pVal))
  1894. #define GM_OUT16(IoC, Mac, Reg, Val) \
  1895. SK_OUT16((IoC), GMA((Mac), (Reg)), (Val))
  1896. #define GM_IN32(IoC, Mac, Reg, pVal) { \
  1897. SK_IN16((IoC), GMA((Mac), (Reg)), \
  1898. (SK_U16 *)&((SK_U16 *)(pVal))[XM_WORD_LO]); \
  1899. SK_IN16((IoC), GMA((Mac), (Reg+4)), \
  1900. (SK_U16 *)&((SK_U16 *)(pVal))[XM_WORD_HI]); \
  1901. }
  1902. #define GM_OUT32(IoC, Mac, Reg, Val) { \
  1903. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16)((Val) & 0xffffL)); \
  1904. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16)(((Val) >> 16) & 0xffffL));\
  1905. }
  1906. #define GM_INADDR(IoC, Mac, Reg, pVal) { \
  1907. SK_U16 Word; \
  1908. SK_U8 *pByte; \
  1909. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1910. SK_IN16((IoC), GMA((Mac), (Reg)), &Word); \
  1911. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1912. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1913. SK_IN16((IoC), GMA((Mac), (Reg+4)), &Word); \
  1914. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1915. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1916. SK_IN16((IoC), GMA((Mac), (Reg+8)), &Word); \
  1917. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1918. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1919. }
  1920. #define GM_OUTADDR(IoC, Mac, Reg, pVal) { \
  1921. SK_U8 *pByte; \
  1922. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1923. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16) \
  1924. (((SK_U16)(pByte[0]) & 0x00ff) | \
  1925. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1926. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16) \
  1927. (((SK_U16)(pByte[2]) & 0x00ff) | \
  1928. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1929. SK_OUT16((IoC), GMA((Mac), (Reg+8)), (SK_U16) \
  1930. (((SK_U16)(pByte[4]) & 0x00ff) | \
  1931. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1932. }
  1933. #define GM_INHASH(IoC, Mac, Reg, pVal) { \
  1934. SK_U16 Word; \
  1935. SK_U8 *pByte; \
  1936. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1937. SK_IN16((IoC), GMA((Mac), (Reg)), &Word); \
  1938. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1939. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1940. SK_IN16((IoC), GMA((Mac), (Reg+4)), &Word); \
  1941. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1942. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1943. SK_IN16((IoC), GMA((Mac), (Reg+8)), &Word); \
  1944. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1945. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1946. SK_IN16((IoC), GMA((Mac), (Reg+12)), &Word); \
  1947. pByte[6] = (SK_U8)(Word & 0x00ff); \
  1948. pByte[7] = (SK_U8)((Word >> 8) & 0x00ff); \
  1949. }
  1950. #define GM_OUTHASH(IoC, Mac, Reg, pVal) { \
  1951. SK_U8 *pByte; \
  1952. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1953. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16) \
  1954. (((SK_U16)(pByte[0]) & 0x00ff)| \
  1955. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1956. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16) \
  1957. (((SK_U16)(pByte[2]) & 0x00ff)| \
  1958. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1959. SK_OUT16((IoC), GMA((Mac), (Reg+8)), (SK_U16) \
  1960. (((SK_U16)(pByte[4]) & 0x00ff)| \
  1961. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1962. SK_OUT16((IoC), GMA((Mac), (Reg+12)), (SK_U16) \
  1963. (((SK_U16)(pByte[6]) & 0x00ff)| \
  1964. (((SK_U16)(pByte[7]) << 8) & 0xff00))); \
  1965. }
  1966. /*
  1967. * Different MAC Types
  1968. */
  1969. #define SK_MAC_XMAC 0 /* Xaqti XMAC II */
  1970. #define SK_MAC_GMAC 1 /* Marvell GMAC */
  1971. /*
  1972. * Different PHY Types
  1973. */
  1974. #define SK_PHY_XMAC 0 /* integrated in XMAC II */
  1975. #define SK_PHY_BCOM 1 /* Broadcom BCM5400 */
  1976. #define SK_PHY_LONE 2 /* Level One LXT1000 */
  1977. #define SK_PHY_NAT 3 /* National DP83891 */
  1978. #define SK_PHY_MARV_COPPER 4 /* Marvell 88E1011S */
  1979. #define SK_PHY_MARV_FIBER 5 /* Marvell 88E1011S working on fiber */
  1980. /*
  1981. * PHY addresses (bits 12..8 of PHY address reg)
  1982. */
  1983. #define PHY_ADDR_XMAC (0<<8)
  1984. #define PHY_ADDR_BCOM (1<<8)
  1985. #define PHY_ADDR_LONE (3<<8)
  1986. #define PHY_ADDR_NAT (0<<8)
  1987. /* GPHY address (bits 15..11 of SMI control reg) */
  1988. #define PHY_ADDR_MARV 0
  1989. /*
  1990. * macros to access the PHY
  1991. *
  1992. * PHY_READ() read a 16 bit value from the PHY
  1993. * PHY_WRITE() write a 16 bit value to the PHY
  1994. *
  1995. * para:
  1996. * IoC I/O context needed for SK I/O macros
  1997. * pPort Pointer to port struct for PhyAddr
  1998. * Mac XMAC to access values: MAC_1 or MAC_2
  1999. * PhyReg PHY Register to read or write
  2000. * (p)Val Value or pointer to the value which should be read or
  2001. * written.
  2002. *
  2003. * usage: PHY_READ(IoC, pPort, MAC_1, PHY_CTRL, Value);
  2004. * Warning: a PHY_READ on an uninitialized PHY (PHY still in reset) never
  2005. * comes back. This is checked in DEBUG mode.
  2006. */
  2007. #ifndef DEBUG
  2008. #define PHY_READ(IoC, pPort, Mac, PhyReg, pVal) { \
  2009. SK_U16 Mmu; \
  2010. \
  2011. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  2012. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  2013. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  2014. do { \
  2015. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  2016. } while ((Mmu & XM_MMU_PHY_RDY) == 0); \
  2017. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  2018. } \
  2019. }
  2020. #else
  2021. #define PHY_READ(IoC, pPort, Mac, PhyReg, pVal) { \
  2022. SK_U16 Mmu; \
  2023. int __i = 0; \
  2024. \
  2025. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  2026. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  2027. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  2028. do { \
  2029. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  2030. __i++; \
  2031. if (__i > 100000) { \
  2032. SK_DBG_PRINTF("*****************************\n"); \
  2033. SK_DBG_PRINTF("PHY_READ on uninitialized PHY\n"); \
  2034. SK_DBG_PRINTF("*****************************\n"); \
  2035. break; \
  2036. } \
  2037. } while ((Mmu & XM_MMU_PHY_RDY) == 0); \
  2038. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  2039. } \
  2040. }
  2041. #endif /* DEBUG */
  2042. #define PHY_WRITE(IoC, pPort, Mac, PhyReg, Val) { \
  2043. SK_U16 Mmu; \
  2044. \
  2045. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  2046. do { \
  2047. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  2048. } while ((Mmu & XM_MMU_PHY_BUSY) != 0); \
  2049. } \
  2050. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  2051. XM_OUT16((IoC), (Mac), XM_PHY_DATA, (Val)); \
  2052. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  2053. do { \
  2054. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  2055. } while ((Mmu & XM_MMU_PHY_BUSY) != 0); \
  2056. } \
  2057. }
  2058. /*
  2059. * Macro PCI_C()
  2060. *
  2061. * Use this macro to access PCI config register from the I/O space.
  2062. *
  2063. * para:
  2064. * Addr PCI configuration register to access.
  2065. * Values: PCI_VENDOR_ID ... PCI_VPD_ADR_REG,
  2066. *
  2067. * usage SK_IN16(pAC, PCI_C(PCI_VENDOR_ID), pVal);
  2068. */
  2069. #define PCI_C(Addr) (B7_CFG_SPC + (Addr)) /* PCI Config Space */
  2070. /*
  2071. * Macro SK_HW_ADDR(Base, Addr)
  2072. *
  2073. * Calculates the effective HW address
  2074. *
  2075. * para:
  2076. * Base I/O or memory base address
  2077. * Addr Address offset
  2078. *
  2079. * usage: May be used in SK_INxx and SK_OUTxx macros
  2080. * #define SK_IN8(pAC, Addr, pVal) ...\
  2081. * *pVal = (SK_U8)inp(SK_HW_ADDR(pAC->Hw.Iop, Addr)))
  2082. */
  2083. #ifdef SK_MEM_MAPPED_IO
  2084. #define SK_HW_ADDR(Base, Addr) ((Base) + (Addr))
  2085. #else /* SK_MEM_MAPPED_IO */
  2086. #define SK_HW_ADDR(Base, Addr) \
  2087. ((Base) + (((Addr) & 0x7f) | (((Addr) >> 7 > 0) ? 0x80 : 0)))
  2088. #endif /* SK_MEM_MAPPED_IO */
  2089. #define SZ_LONG (sizeof(SK_U32))
  2090. /*
  2091. * Macro SK_HWAC_LINK_LED()
  2092. *
  2093. * Use this macro to set the link LED mode.
  2094. * para:
  2095. * pAC Pointer to adapter context struct
  2096. * IoC I/O context needed for SK I/O macros
  2097. * Port Port number
  2098. * Mode Mode to set for this LED
  2099. */
  2100. #define SK_HWAC_LINK_LED(pAC, IoC, Port, Mode) \
  2101. SK_OUT8(IoC, MR_ADDR(Port, LNK_LED_REG), Mode);
  2102. /* typedefs *******************************************************************/
  2103. /* function prototypes ********************************************************/
  2104. #ifdef __cplusplus
  2105. }
  2106. #endif /* __cplusplus */
  2107. #endif /* __INC_SKGEHW_H */