at91sam9261ek.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91sam9261.h>
  26. #include <asm/arch/at91sam9261_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_pmc.h>
  29. #include <asm/arch/at91_rstc.h>
  30. #include <asm/arch/gpio.h>
  31. #include <asm/arch/io.h>
  32. #include <lcd.h>
  33. #include <atmel_lcdc.h>
  34. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
  35. #include <net.h>
  36. #endif
  37. DECLARE_GLOBAL_DATA_PTR;
  38. /* ------------------------------------------------------------------------- */
  39. /*
  40. * Miscelaneous platform dependent initialisations
  41. */
  42. static void at91sam9261ek_serial_hw_init(void)
  43. {
  44. #ifdef CONFIG_USART0
  45. at91_set_A_periph(AT91_PIN_PC8, 1); /* TXD0 */
  46. at91_set_A_periph(AT91_PIN_PC9, 0); /* RXD0 */
  47. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_US0);
  48. #endif
  49. #ifdef CONFIG_USART1
  50. at91_set_A_periph(AT91_PIN_PC12, 1); /* TXD1 */
  51. at91_set_A_periph(AT91_PIN_PC13, 0); /* RXD1 */
  52. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_US1);
  53. #endif
  54. #ifdef CONFIG_USART2
  55. at91_set_A_periph(AT91_PIN_PC14, 1); /* TXD2 */
  56. at91_set_A_periph(AT91_PIN_PC15, 0); /* RXD2 */
  57. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_US2);
  58. #endif
  59. #ifdef CONFIG_USART3 /* DBGU */
  60. at91_set_A_periph(AT91_PIN_PA9, 0); /* DRXD */
  61. at91_set_A_periph(AT91_PIN_PA10, 1); /* DTXD */
  62. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
  63. #endif
  64. }
  65. #ifdef CONFIG_CMD_NAND
  66. static void at91sam9261ek_nand_hw_init(void)
  67. {
  68. unsigned long csa;
  69. /* Enable CS3 */
  70. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  71. at91_sys_write(AT91_MATRIX_EBICSA,
  72. csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  73. /* Configure SMC CS3 for NAND/SmartMedia */
  74. at91_sys_write(AT91_SMC_SETUP(3),
  75. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  76. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  77. at91_sys_write(AT91_SMC_PULSE(3),
  78. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  79. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  80. at91_sys_write(AT91_SMC_CYCLE(3),
  81. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  82. at91_sys_write(AT91_SMC_MODE(3),
  83. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  84. AT91_SMC_EXNWMODE_DISABLE |
  85. #ifdef CONFIG_SYS_NAND_DBW_16
  86. AT91_SMC_DBW_16 |
  87. #else /* CONFIG_SYS_NAND_DBW_8 */
  88. AT91_SMC_DBW_8 |
  89. #endif
  90. AT91_SMC_TDF_(2));
  91. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_PIOC);
  92. /* Configure RDY/BSY */
  93. at91_set_gpio_input(AT91_PIN_PC15, 1);
  94. /* Enable NandFlash */
  95. at91_set_gpio_output(AT91_PIN_PC14, 1);
  96. at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
  97. at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
  98. }
  99. #endif
  100. #ifdef CONFIG_HAS_DATAFLASH
  101. static void at91sam9261ek_spi_hw_init(void)
  102. {
  103. at91_set_A_periph(AT91_PIN_PA3, 0); /* SPI0_NPCS0 */
  104. at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  105. at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  106. at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  107. /* Enable clock */
  108. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_SPI0);
  109. }
  110. #endif
  111. #ifdef CONFIG_DRIVER_DM9000
  112. static void at91sam9261ek_dm9000_hw_init(void)
  113. {
  114. /* Configure SMC CS2 for DM9000 */
  115. at91_sys_write(AT91_SMC_SETUP(2),
  116. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(0) |
  117. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(0));
  118. at91_sys_write(AT91_SMC_PULSE(2),
  119. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(8) |
  120. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(8));
  121. at91_sys_write(AT91_SMC_CYCLE(2),
  122. AT91_SMC_NWECYCLE_(16) | AT91_SMC_NRDCYCLE_(16));
  123. at91_sys_write(AT91_SMC_MODE(2),
  124. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  125. AT91_SMC_EXNWMODE_DISABLE |
  126. AT91_SMC_BAT_WRITE | AT91_SMC_DBW_16 |
  127. AT91_SMC_TDF_(1));
  128. /* Configure Reset signal as output */
  129. at91_set_gpio_output(AT91_PIN_PC10, 0);
  130. /* Configure Interrupt pin as input, no pull-up */
  131. at91_set_gpio_input(AT91_PIN_PC11, 0);
  132. }
  133. #endif
  134. #ifdef CONFIG_LCD
  135. vidinfo_t panel_info = {
  136. vl_col: 240,
  137. vl_row: 320,
  138. vl_clk: 4965000,
  139. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  140. ATMEL_LCDC_INVFRAME_INVERTED,
  141. vl_bpix: 3,
  142. vl_tft: 1,
  143. vl_hsync_len: 5,
  144. vl_left_margin: 1,
  145. vl_right_margin:33,
  146. vl_vsync_len: 1,
  147. vl_upper_margin:1,
  148. vl_lower_margin:0,
  149. mmio: AT91SAM9261_LCDC_BASE,
  150. };
  151. void lcd_enable(void)
  152. {
  153. at91_set_gpio_value(AT91_PIN_PA12, 0); /* power up */
  154. }
  155. void lcd_disable(void)
  156. {
  157. at91_set_gpio_value(AT91_PIN_PA12, 1); /* power down */
  158. }
  159. static void at91sam9261ek_lcd_hw_init(void)
  160. {
  161. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  162. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  163. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  164. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  165. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  166. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  167. at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
  168. at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
  169. at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
  170. at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
  171. at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
  172. at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
  173. at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
  174. at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
  175. at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
  176. at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
  177. at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
  178. at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
  179. at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
  180. at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
  181. at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
  182. at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
  183. at91_sys_write(AT91_PMC_SCER, AT91_PMC_HCK1);
  184. gd->fb_base = AT91SAM9261_SRAM_BASE;
  185. }
  186. #ifdef CONFIG_LCD_INFO
  187. #include <nand.h>
  188. #include <version.h>
  189. void lcd_show_board_info(void)
  190. {
  191. ulong dram_size, nand_size;
  192. int i;
  193. char temp[32];
  194. lcd_printf ("%s\n", U_BOOT_VERSION);
  195. lcd_printf ("(C) 2008 ATMEL Corp\n");
  196. lcd_printf ("at91support@atmel.com\n");
  197. lcd_printf ("%s CPU at %s MHz\n",
  198. AT91_CPU_NAME,
  199. strmhz(temp, AT91_MAIN_CLOCK));
  200. dram_size = 0;
  201. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  202. dram_size += gd->bd->bi_dram[i].size;
  203. nand_size = 0;
  204. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  205. nand_size += nand_info[i].size;
  206. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  207. dram_size >> 20,
  208. nand_size >> 20 );
  209. }
  210. #endif /* CONFIG_LCD_INFO */
  211. #endif
  212. int board_init(void)
  213. {
  214. /* Enable Ctrlc */
  215. console_init_f();
  216. /* arch number of AT91SAM9261EK-Board */
  217. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
  218. /* adress of boot parameters */
  219. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  220. at91sam9261ek_serial_hw_init();
  221. #ifdef CONFIG_CMD_NAND
  222. at91sam9261ek_nand_hw_init();
  223. #endif
  224. #ifdef CONFIG_HAS_DATAFLASH
  225. at91sam9261ek_spi_hw_init();
  226. #endif
  227. #ifdef CONFIG_DRIVER_DM9000
  228. at91sam9261ek_dm9000_hw_init();
  229. #endif
  230. #ifdef CONFIG_LCD
  231. at91sam9261ek_lcd_hw_init();
  232. #endif
  233. return 0;
  234. }
  235. int dram_init(void)
  236. {
  237. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  238. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  239. return 0;
  240. }
  241. #ifdef CONFIG_RESET_PHY_R
  242. void reset_phy(void)
  243. {
  244. #ifdef CONFIG_DRIVER_DM9000
  245. /*
  246. * Initialize ethernet HW addr prior to starting Linux,
  247. * needed for nfsroot
  248. */
  249. eth_init(gd->bd);
  250. #endif
  251. }
  252. #endif