rmu.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #undef CONFIG_MPC860
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
  35. #define CONFIG_RMU 1
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_BOOTCOMMAND \
  48. "bootp; " \
  49. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  50. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  54. /* enable I2C and select the hardware/software driver */
  55. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  56. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  57. #define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
  58. #define CFG_I2C_SLAVE 0xFE
  59. /* Software (bit-bang) I2C driver configuration */
  60. #define PB_SCL 0x00000020 /* PB 26 */
  61. #define PB_SDA 0x00000010 /* PB 27 */
  62. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  63. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  64. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  65. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  66. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  67. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  68. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  69. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  70. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  71. /* M41T11 Serial Access Timekeeper(R) SRAM */
  72. #define CONFIG_RTC_M41T11 1
  73. #define CFG_I2C_RTC_ADDR 0x68
  74. #define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
  75. #undef CONFIG_WATCHDOG /* watchdog disabled */
  76. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  77. CFG_CMD_DATE | \
  78. CFG_CMD_DHCP | \
  79. CFG_CMD_I2C )
  80. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  81. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  82. #include <cmd_confdefs.h>
  83. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  84. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
  85. #define CONFIG_AUTOBOOT_DELAY_STR "system"
  86. /*
  87. * Miscellaneous configurable options
  88. */
  89. #define CFG_LONGHELP /* undef to save memory */
  90. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  91. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  92. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  93. #else
  94. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  95. #endif
  96. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  97. #define CFG_MAXARGS 16 /* max number of command args */
  98. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  99. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  100. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  101. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  102. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  103. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  104. /*
  105. * Low Level Configuration Settings
  106. * (address mappings, register initial values, etc.)
  107. * You should know what you are doing if you make changes here.
  108. */
  109. /*-----------------------------------------------------------------------
  110. * Internal Memory Mapped Register
  111. */
  112. #define CFG_IMMR 0xFA200000
  113. /*-----------------------------------------------------------------------
  114. * Definitions for initial stack pointer and data area (in DPRAM)
  115. */
  116. #define CFG_INIT_RAM_ADDR CFG_IMMR
  117. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  118. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  119. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  120. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  121. /*-----------------------------------------------------------------------
  122. * Start addresses for the final memory configuration
  123. * (Set up by the startup code)
  124. * Please note that CFG_SDRAM_BASE _must_ start at 0
  125. */
  126. #define CFG_SDRAM_BASE 0x00000000
  127. #define CFG_FLASH_BASE 0xFF800000
  128. /*%%% #define CFG_FLASH_BASE 0xFFF00000 */
  129. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  130. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  131. #else
  132. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  133. #endif
  134. #define CFG_MONITOR_BASE 0xFFF00000
  135. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  136. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  137. /*
  138. * For booting Linux, the board info and command line data
  139. * have to be in the first 8 MB of memory, since this is
  140. * the maximum mapped by the Linux kernel during initialization.
  141. */
  142. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  143. /*-----------------------------------------------------------------------
  144. * FLASH organization
  145. */
  146. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  147. #define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  148. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  149. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  150. #define CFG_ENV_IS_IN_FLASH 1
  151. #define CFG_ENV_OFFSET 0x00740000 /* Offset of Environment Sector */
  152. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  153. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_ENV_OFFSET)
  154. /* Address and size of Redundant Environment Sector */
  155. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  156. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  157. /*-----------------------------------------------------------------------
  158. * Reset address
  159. */
  160. #define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
  161. /*-----------------------------------------------------------------------
  162. * Cache Configuration
  163. */
  164. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  165. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  166. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  167. #endif
  168. /*-----------------------------------------------------------------------
  169. * SYPCR - System Protection Control 11-9
  170. * SYPCR can only be written once after reset!
  171. *-----------------------------------------------------------------------
  172. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  173. */
  174. #if defined(CONFIG_WATCHDOG)
  175. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  176. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  177. #else
  178. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  179. #endif
  180. /*-----------------------------------------------------------------------
  181. * SIUMCR - SIU Module Configuration 11-6
  182. *-----------------------------------------------------------------------
  183. * PCMCIA config., multi-function pin tri-state
  184. */
  185. #define CFG_SIUMCR (SIUMCR_MLRC10)
  186. /*-----------------------------------------------------------------------
  187. * TBSCR - Time Base Status and Control 11-26
  188. *-----------------------------------------------------------------------
  189. * Clear Reference Interrupt Status, Timebase freezing enabled
  190. */
  191. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  192. /*-----------------------------------------------------------------------
  193. * RTCSC - Real-Time Clock Status and Control Register 11-27
  194. *-----------------------------------------------------------------------
  195. */
  196. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  197. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  198. /*-----------------------------------------------------------------------
  199. * PISCR - Periodic Interrupt Status and Control 11-31
  200. *-----------------------------------------------------------------------
  201. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  202. */
  203. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  204. /*-----------------------------------------------------------------------
  205. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  206. *-----------------------------------------------------------------------
  207. * Reset PLL lock status sticky bit, timer expired status bit and timer
  208. * interrupt status bit
  209. *
  210. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  211. */
  212. /* up to 50 MHz we use a 1:1 clock */
  213. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  214. /*-----------------------------------------------------------------------
  215. * SCCR - System Clock and reset Control Register 15-27
  216. *-----------------------------------------------------------------------
  217. * Set clock output, timebase and RTC source and divider,
  218. * power management and some other internal clocks
  219. */
  220. #define SCCR_MASK SCCR_EBDF00
  221. /* up to 50 MHz we use a 1:1 clock */
  222. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  223. /*-----------------------------------------------------------------------
  224. * PCMCIA stuff
  225. *-----------------------------------------------------------------------
  226. *
  227. */
  228. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  229. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  230. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  231. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  232. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  233. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  234. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  235. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  236. /*-----------------------------------------------------------------------
  237. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  238. *-----------------------------------------------------------------------
  239. */
  240. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  241. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  242. #undef CONFIG_IDE_LED /* LED for ide not supported */
  243. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  244. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  245. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  246. #define CFG_ATA_IDE0_OFFSET 0x0000
  247. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  248. /* Offset for data I/O */
  249. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  250. /* Offset for normal register accesses */
  251. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  252. /* Offset for alternate registers */
  253. #define CFG_ATA_ALT_OFFSET 0x0100
  254. /*-----------------------------------------------------------------------
  255. *
  256. *-----------------------------------------------------------------------
  257. *
  258. */
  259. /*#define CFG_DER 0x2002000F*/
  260. #define CFG_DER 0
  261. /*
  262. * Init Memory Controller:
  263. *
  264. * BR0 and OR0 (FLASH)
  265. */
  266. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  267. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  268. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  269. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  270. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  271. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  272. /*
  273. * BR1 and OR1 (SDRAM)
  274. *
  275. */
  276. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  277. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
  278. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  279. #define CFG_OR_TIMING_SDRAM 0x00000E00
  280. #define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
  281. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  282. /* RPXLITE mem setting */
  283. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  284. #define CFG_OR3_PRELIM 0xFFFF8910
  285. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  286. #define CFG_OR4_PRELIM 0xFFFE0970
  287. /*
  288. * Memory Periodic Timer Prescaler
  289. */
  290. /* periodic timer for refresh */
  291. #define CFG_MAMR_PTA 20
  292. /*
  293. * Refresh clock Prescalar
  294. */
  295. #define CFG_MPTPR MPTPR_PTP_DIV2
  296. /*
  297. * MAMR settings for SDRAM
  298. */
  299. /* 9 column SDRAM */
  300. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  301. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  302. MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
  303. /*
  304. * Internal Definitions
  305. *
  306. * Boot Flags
  307. */
  308. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  309. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  310. /*
  311. * BCSRx
  312. *
  313. * Board Status and Control Registers
  314. *
  315. */
  316. #define BCSR0 0xFA400000
  317. #define BCSR1 0xFA400001
  318. #define BCSR2 0xFA400002
  319. #define BCSR3 0xFA400003
  320. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  321. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  322. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  323. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  324. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  325. #define BCSR0_COLTEST 0x20
  326. #define BCSR0_ETHLPBK 0x40
  327. #define BCSR0_ETHEN 0x80
  328. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  329. #define BCSR1_PCVCTL6 0x02
  330. #define BCSR1_PCVCTL5 0x04
  331. #define BCSR1_PCVCTL4 0x08
  332. #define BCSR1_IPB5SEL 0x10
  333. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  334. #define BCSR2_ENUSBCLK 0x10
  335. #define BCSR2_USBPWREN 0x20
  336. #define BCSR2_USBSPD 0x40
  337. #define BCSR2_USBSUSP 0x80
  338. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  339. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  340. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  341. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  342. #define BCSR3_D27 0x10 /* Dip Switch settings */
  343. #define BCSR3_D26 0x20
  344. #define BCSR3_D25 0x40
  345. #define BCSR3_D24 0x80
  346. #endif /* __CONFIG_H */