cradle.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * If we are developing, we might want to start armboot from ram
  31. * so we MUST NOT initialize critical regs like mem-timing ...
  32. */
  33. #define CONFIG_INIT_CRITICAL /* undef for developing */
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  39. #define CONFIG_HHP_CRADLE 1 /* on an Cradle Board */
  40. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  41. /*
  42. * Size of malloc() pool
  43. */
  44. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  45. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  46. /*
  47. * Hardware drivers
  48. */
  49. #define CONFIG_DRIVER_SMC91111
  50. #define CONFIG_SMC91111_BASE 0x10000300
  51. #define CONFIG_SMC91111_EXT_PHY
  52. #define CONFIG_SMC_USE_32_BIT
  53. /*
  54. * select serial console configuration
  55. */
  56. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  57. /* allow to overwrite serial and ethaddr */
  58. #define CONFIG_ENV_OVERWRITE
  59. #define CONFIG_BAUDRATE 115200
  60. #define CONFIG_COMMANDS (CONFIG_CMD_DFL)
  61. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  62. #include <cmd_confdefs.h>
  63. #define CONFIG_BOOTDELAY 3
  64. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 console=ttyS0,115200"
  65. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  66. #define CONFIG_NETMASK 255.255.0.0
  67. #define CONFIG_IPADDR 192.168.0.21
  68. #define CONFIG_SERVERIP 192.168.0.250
  69. #define CONFIG_BOOTCOMMAND "bootm 40000"
  70. #define CONFIG_CMDLINE_TAG
  71. /*
  72. * Miscellaneous configurable options
  73. */
  74. #define CFG_LONGHELP /* undef to save memory */
  75. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  76. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  77. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  78. #define CFG_MAXARGS 16 /* max number of command args */
  79. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  80. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  81. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  82. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  83. #define CFG_LOAD_ADDR 0xa2000000 /* default load address */
  84. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  85. #define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  86. /* valid baudrates */
  87. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  88. /*
  89. * Stack sizes
  90. *
  91. * The stack sizes are set up in start.S using the settings below
  92. */
  93. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  94. #ifdef CONFIG_USE_IRQ
  95. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  96. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  97. #endif
  98. /*
  99. * Physical Memory Map
  100. */
  101. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  102. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  103. #define PHYS_SDRAM_1_SIZE 0x01000000 /* 64 MB */
  104. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  105. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  106. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  107. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  108. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  109. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  110. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  111. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #1 */
  112. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  113. #define CFG_DRAM_BASE 0xa0000000
  114. #define CFG_DRAM_SIZE 0x04000000
  115. #define CFG_FLASH_BASE PHYS_FLASH_1
  116. /*
  117. * FLASH and environment organization
  118. */
  119. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  120. #define CFG_MAX_FLASH_SECT 32 /* max number of sectors on one chip */
  121. /* timeout values are in ticks */
  122. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  123. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  124. #define CFG_ENV_IS_IN_FLASH 1
  125. #define CFG_ENV_ADDR 0x00020000 /* absolute address for now */
  126. #define CFG_ENV_SIZE 0x20000 /* 8K ouch, this may later be */
  127. /******************************************************************************
  128. *
  129. * CPU specific defines
  130. *
  131. ******************************************************************************/
  132. /*
  133. * GPIO settings
  134. *
  135. * GPIO pin assignments
  136. * GPIO Name Dir Out AF
  137. * 0 NC
  138. * 1 NC
  139. * 2 SIRQ1 I
  140. * 3 SIRQ2 I
  141. * 4 SIRQ3 I
  142. * 5 DMAACK1 O 0
  143. * 6 DMAACK2 O 0
  144. * 7 DMAACK3 O 0
  145. * 8 TC1 O 0
  146. * 9 TC2 O 0
  147. * 10 TC3 O 0
  148. * 11 nDMAEN O 1
  149. * 12 AENCTRL O 0
  150. * 13 PLDTC O 0
  151. * 14 ETHIRQ I
  152. * 15 NC
  153. * 16 NC
  154. * 17 NC
  155. * 18 RDY I
  156. * 19 DMASIO I
  157. * 20 ETHIRQ NC
  158. * 21 NC
  159. * 22 PGMEN O 1 FIXME for debug only enable flash
  160. * 23 NC
  161. * 24 NC
  162. * 25 NC
  163. * 26 NC
  164. * 27 NC
  165. * 28 NC
  166. * 29 NC
  167. * 30 NC
  168. * 31 NC
  169. * 32 NC
  170. * 33 NC
  171. * 34 FFRXD I 01
  172. * 35 FFCTS I 01
  173. * 36 FFDCD I 01
  174. * 37 FFDSR I 01
  175. * 38 FFRI I 01
  176. * 39 FFTXD O 1 10
  177. * 40 FFDTR O 0 10
  178. * 41 FFRTS O 0 10
  179. * 42 RS232FOFF O 0 00
  180. * 43 NC
  181. * 44 NC
  182. * 45 IRSL0 O 0
  183. * 46 IRRX0 I 01
  184. * 47 IRTX0 O 0 10
  185. * 48 NC
  186. * 49 nIOWE O 0
  187. * 50 NC
  188. * 51 NC
  189. * 52 NC
  190. * 53 NC
  191. * 54 NC
  192. * 55 NC
  193. * 56 NC
  194. * 57 NC
  195. * 58 DKDIRQ I
  196. * 59 NC
  197. * 60 NC
  198. * 61 NC
  199. * 62 NC
  200. * 63 NC
  201. * 64 COMLED O 0
  202. * 65 COMLED O 0
  203. * 66 COMLED O 0
  204. * 67 COMLED O 0
  205. * 68 COMLED O 0
  206. * 69 COMLED O 0
  207. * 70 COMLED O 0
  208. * 71 COMLED O 0
  209. * 72 NC
  210. * 73 NC
  211. * 74 NC
  212. * 75 NC
  213. * 76 NC
  214. * 77 NC
  215. * 78 CSIO O 1
  216. * 79 NC
  217. * 80 CSETH O 1
  218. *
  219. * NOTE: All NC's are defined to be outputs
  220. *
  221. */
  222. /* Pin direction control */
  223. /* NOTE GPIO 0, 61, 62 are set for inputs due to CPLD SPAREs */
  224. #define CFG_GPDR0_VAL 0xfff3bf02
  225. #define CFG_GPDR1_VAL 0xfbffbf83
  226. #define CFG_GPDR2_VAL 0x0001ffff
  227. /* Set and Clear registers */
  228. #define CFG_GPSR0_VAL 0x00400800
  229. #define CFG_GPSR1_VAL 0x00000480
  230. #define CFG_GPSR2_VAL 0x00014000
  231. #define CFG_GPCR0_VAL 0x00000000
  232. #define CFG_GPCR1_VAL 0x00000000
  233. #define CFG_GPCR2_VAL 0x00000000
  234. /* Edge detect registers (these are set by the kernel) */
  235. #define CFG_GRER0_VAL 0x00000000
  236. #define CFG_GRER1_VAL 0x00000000
  237. #define CFG_GRER2_VAL 0x00000000
  238. #define CFG_GFER0_VAL 0x00000000
  239. #define CFG_GFER1_VAL 0x00000000
  240. #define CFG_GFER2_VAL 0x00000000
  241. /* Alternate function registers */
  242. #define CFG_GAFR0_L_VAL 0x00000000
  243. #define CFG_GAFR0_U_VAL 0x00000010
  244. #define CFG_GAFR1_L_VAL 0x900a9550
  245. #define CFG_GAFR1_U_VAL 0x00000008
  246. #define CFG_GAFR2_L_VAL 0x20000000
  247. #define CFG_GAFR2_U_VAL 0x00000002
  248. /*
  249. * Clocks, power control and interrupts
  250. */
  251. #define CFG_PSSR_VAL 0x00000020
  252. #define CFG_CCCR_VAL 0x00000141 /* 100 MHz memory, 200 MHz CPU */
  253. #define CFG_CKEN_VAL 0x00000060 /* FFUART and STUART enabled */
  254. #define CFG_ICMR_VAL 0x00000000 /* No interrupts enabled */
  255. /* FIXME
  256. *
  257. * RTC settings
  258. * Watchdog
  259. *
  260. */
  261. /*
  262. * Memory settings
  263. *
  264. * FIXME Can ethernet be burst read and/or write?? This is set for lubbock
  265. * Verify timings on all
  266. */
  267. #define CFG_MSC0_VAL 0x000023FA /* flash bank (cs0) */
  268. /*#define CFG_MSC1_VAL 0x00003549 / * SuperIO bank (cs2) */
  269. #define CFG_MSC1_VAL 0x0000354c /* SuperIO bank (cs2) */
  270. #define CFG_MSC2_VAL 0x00001224 /* Ethernet bank (cs4) */
  271. #ifdef REDBOOT_WAY
  272. #define CFG_MDCNFG_VAL 0x00001aa1 /* FIXME can DTC be 01? */
  273. #define CFG_MDMRS_VAL 0x00000000
  274. #define CFG_MDREFR_VAL 0x00018018
  275. #else
  276. #define CFG_MDCNFG_VAL 0x00001aa1 /* FIXME can DTC be 01? */
  277. #define CFG_MDMRS_VAL 0x00000000
  278. #define CFG_MDREFR_VAL 0x00403018 /* Initial setting, individual bits set in memsetup.S */
  279. #endif
  280. /*
  281. * PCMCIA and CF Interfaces (NOT USED, these values from lubbock init)
  282. */
  283. #define CFG_MECR_VAL 0x00000000
  284. #define CFG_MCMEM0_VAL 0x00010504
  285. #define CFG_MCMEM1_VAL 0x00010504
  286. #define CFG_MCATT0_VAL 0x00010504
  287. #define CFG_MCATT1_VAL 0x00010504
  288. #define CFG_MCIO0_VAL 0x00004715
  289. #define CFG_MCIO1_VAL 0x00004715
  290. /* Board specific defines */
  291. /* LED defines */
  292. #define YELLOW 0x03
  293. #define RED 0x02
  294. #define GREEN 0x01
  295. #define OFF 0x00
  296. #define LED_IRDA0 0
  297. #define LED_IRDA1 2
  298. #define LED_IRDA2 4
  299. #define LED_IRDA3 6
  300. #define CRADLE_LED_SET_REG GPSR2
  301. #define CRADLE_LED_CLR_REG GPCR2
  302. /* SuperIO defines */
  303. #define CRADLE_SIO_INDEX 0x2e
  304. #define CRADLE_SIO_DATA 0x2f
  305. /* IO defines */
  306. #define CRADLE_CPLD_PHYS 0x08000000
  307. #define CRADLE_SIO1_PHYS 0x08100000
  308. #define CRADLE_SIO2_PHYS 0x08200000
  309. #define CRADLE_SIO3_PHYS 0x08300000
  310. #define CRADLE_ETH_PHYS 0x10000000
  311. #ifndef __ASSEMBLY__
  312. /* global prototypes */
  313. void led_code(int code, int color);
  314. #endif
  315. #endif /* __CONFIG_H */