cpu.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /*
  28. * CPU specific code
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <arm925t.h>
  33. /* read co-processor 15, register #1 (control register) */
  34. static unsigned long read_p15_c1 (void)
  35. {
  36. unsigned long value;
  37. __asm__ __volatile__(
  38. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  39. : "=r" (value)
  40. :
  41. : "memory");
  42. #ifdef MMU_DEBUG
  43. printf ("p15/c1 is = %08lx\n", value);
  44. #endif
  45. return value;
  46. }
  47. /* write to co-processor 15, register #1 (control register) */
  48. static void write_p15_c1 (unsigned long value)
  49. {
  50. #ifdef MMU_DEBUG
  51. printf ("write %08lx to p15/c1\n", value);
  52. #endif
  53. __asm__ __volatile__(
  54. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  55. :
  56. : "r" (value)
  57. : "memory");
  58. read_p15_c1 ();
  59. }
  60. static void cp_delay (void)
  61. {
  62. volatile int i;
  63. /* Many OMAP regs need at least 2 nops */
  64. for (i = 0; i < 100; i++);
  65. }
  66. /* See also ARM Ref. Man. */
  67. #define C1_MMU (1<<0) /* mmu off/on */
  68. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  69. #define C1_DC (1<<2) /* dcache off/on */
  70. #define C1_WB (1<<3) /* merging write buffer on/off */
  71. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  72. #define C1_SYS_PROT (1<<8) /* system protection */
  73. #define C1_ROM_PROT (1<<9) /* ROM protection */
  74. #define C1_IC (1<<12) /* icache off/on */
  75. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  76. #define RESERVED_1 (0xf << 3) /* must be 111b for R/W */
  77. int cpu_init (void)
  78. {
  79. /*
  80. * setup up stacks if necessary
  81. */
  82. #ifdef CONFIG_USE_IRQ
  83. DECLARE_GLOBAL_DATA_PTR;
  84. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  85. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  86. #endif
  87. return 0;
  88. }
  89. int cleanup_before_linux (void)
  90. {
  91. /*
  92. * this function is called just before we call linux
  93. * it prepares the processor for linux
  94. *
  95. * we turn off caches etc ...
  96. */
  97. unsigned long i;
  98. disable_interrupts ();
  99. /* turn off I/D-cache */
  100. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  101. i &= ~(C1_DC | C1_IC);
  102. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  103. /* flush I/D-cache */
  104. i = 0;
  105. asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i));
  106. return (0);
  107. }
  108. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  109. {
  110. extern void reset_cpu (ulong addr);
  111. disable_interrupts ();
  112. reset_cpu (0);
  113. /*NOTREACHED*/
  114. return (0);
  115. }
  116. void icache_enable (void)
  117. {
  118. ulong reg;
  119. reg = read_p15_c1 (); /* get control reg. */
  120. cp_delay ();
  121. write_p15_c1 (reg | C1_IC);
  122. }
  123. void icache_disable (void)
  124. {
  125. ulong reg;
  126. reg = read_p15_c1 ();
  127. cp_delay ();
  128. write_p15_c1 (reg & ~C1_IC);
  129. }
  130. int icache_status (void)
  131. {
  132. return (read_p15_c1 () & C1_IC) != 0;
  133. }