cmd_reginfo.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * (C) Copyright 2000
  3. * Subodh Nijsure, SkyStream Networks, snijsure@skystream.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #if defined(CONFIG_8xx)
  26. #include <mpc8xx.h>
  27. #elif defined (CONFIG_405GP) || defined(CONFIG_405EP)
  28. #include <asm/processor.h>
  29. #elif defined (CONFIG_5xx)
  30. #include <mpc5xx.h>
  31. #endif
  32. #if (CONFIG_COMMANDS & CFG_CMD_REGINFO)
  33. int do_reginfo (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  34. {
  35. #if defined(CONFIG_8xx)
  36. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  37. volatile memctl8xx_t *memctl = &immap->im_memctl;
  38. volatile sysconf8xx_t *sysconf = &immap->im_siu_conf;
  39. volatile sit8xx_t *timers = &immap->im_sit;
  40. /* Hopefully more PowerPC knowledgable people will add code to display
  41. * other useful registers
  42. */
  43. printf("\nSystem Configuration registers\n");
  44. printf("\tIMMR\t0x%08X\n", get_immr(0));
  45. printf("\tSIUMCR\t0x%08X", sysconf->sc_siumcr);
  46. printf("\tSYPCR\t0x%08X\n",sysconf->sc_sypcr);
  47. printf("\tSWT\t0x%08X", sysconf->sc_swt);
  48. printf("\tSWSR\t0x%04X\n", sysconf->sc_swsr);
  49. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X\n",
  50. sysconf->sc_sipend, sysconf->sc_simask);
  51. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X\n",
  52. sysconf->sc_siel, sysconf->sc_sivec);
  53. printf("\tTESR\t0x%08X\tSDCR\t0x%08X\n",
  54. sysconf->sc_tesr, sysconf->sc_sdcr);
  55. printf("Memory Controller Registers\n");
  56. printf("\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  57. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  58. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  59. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  60. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", memctl->memc_br4, memctl->memc_or4);
  61. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", memctl->memc_br5, memctl->memc_or5);
  62. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", memctl->memc_br6, memctl->memc_or6);
  63. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", memctl->memc_br7, memctl->memc_or7);
  64. printf("\n");
  65. printf("\tmamr\t0x%08X\tmbmr\t0x%08X \n",
  66. memctl->memc_mamr, memctl->memc_mbmr );
  67. printf("\tmstat\t0x%08X\tmptpr\t0x%08X \n",
  68. memctl->memc_mstat, memctl->memc_mptpr );
  69. printf("\tmdr\t0x%08X \n", memctl->memc_mdr);
  70. printf("\nSystem Integration Timers\n");
  71. printf("\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n",
  72. timers->sit_tbscr, timers->sit_rtcsc);
  73. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  74. /*
  75. * May be some CPM info here?
  76. */
  77. /* DBU[dave@cray.com] For the CRAY-L1, but should be generically 405gp */
  78. #elif defined (CONFIG_405GP)
  79. printf ("\n405GP registers; MSR=%08x\n",mfmsr());
  80. printf ("\nUniversal Interrupt Controller Regs\n"
  81. "uicsr uicsrs uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  82. "\n"
  83. "%08x %08x %08x %08x %08x %08x %08x %08x %08x\n",
  84. mfdcr(uicsr),
  85. mfdcr(uicsrs),
  86. mfdcr(uicer),
  87. mfdcr(uiccr),
  88. mfdcr(uicpr),
  89. mfdcr(uictr),
  90. mfdcr(uicmsr),
  91. mfdcr(uicvr),
  92. mfdcr(uicvcr));
  93. printf ("\nMemory (SDRAM) Configuration\n"
  94. "besra besrsa besrb besrsb bear mcopt1 rtr pmit\n");
  95. mtdcr(memcfga,mem_besra); printf ("%08x ", mfdcr(memcfgd));
  96. mtdcr(memcfga,mem_besrsa); printf ("%08x ", mfdcr(memcfgd));
  97. mtdcr(memcfga,mem_besrb); printf ("%08x ", mfdcr(memcfgd));
  98. mtdcr(memcfga,mem_besrsb); printf ("%08x ", mfdcr(memcfgd));
  99. mtdcr(memcfga,mem_bear); printf ("%08x ", mfdcr(memcfgd));
  100. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  101. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  102. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  103. printf ("\n"
  104. "mb0cf mb1cf mb2cf mb3cf sdtr1 ecccf eccerr\n");
  105. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  106. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  107. mtdcr(memcfga,mem_mb2cf); printf ("%08x ", mfdcr(memcfgd));
  108. mtdcr(memcfga,mem_mb3cf); printf ("%08x ", mfdcr(memcfgd));
  109. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  110. mtdcr(memcfga,mem_ecccf); printf ("%08x ", mfdcr(memcfgd));
  111. mtdcr(memcfga,mem_eccerr); printf ("%08x ", mfdcr(memcfgd));
  112. printf ("\n\n"
  113. "DMA Channels\n"
  114. "dmasr dmasgc dmaadr\n"
  115. "%08x %08x %08x\n"
  116. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n"
  117. "%08x %08x %08x %08x %08x\n"
  118. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n"
  119. "%08x %08x %08x %08x %08x\n",
  120. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  121. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  122. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  123. printf (
  124. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  125. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  126. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  127. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  128. printf ("\n"
  129. "External Bus\n"
  130. "pbear pbesr0 pbesr1 epcr\n");
  131. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  132. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  133. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  134. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  135. printf ("\n"
  136. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  137. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  138. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  139. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  140. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  141. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  142. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  143. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  144. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  145. printf ("\n"
  146. "pb4cr pb4ap pb5cr bp5ap pb6cr pb6ap pb7cr pb7ap\n");
  147. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  148. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  149. mtdcr(ebccfga,pb5cr); printf ("%08x ", mfdcr(ebccfgd));
  150. mtdcr(ebccfga,pb5ap); printf ("%08x ", mfdcr(ebccfgd));
  151. mtdcr(ebccfga,pb6cr); printf ("%08x ", mfdcr(ebccfgd));
  152. mtdcr(ebccfga,pb6ap); printf ("%08x ", mfdcr(ebccfgd));
  153. mtdcr(ebccfga,pb7cr); printf ("%08x ", mfdcr(ebccfgd));
  154. mtdcr(ebccfga,pb7ap); printf ("%08x ", mfdcr(ebccfgd));
  155. printf ("\n\n");
  156. /* For the BUBINGA (IBM 405EP eval) but should be generically 405ep */
  157. #elif defined(CONFIG_405EP)
  158. printf ("\n405EP registers; MSR=%08x\n",mfmsr());
  159. printf ("\nUniversal Interrupt Controller Regs\n"
  160. "uicsr uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  161. "\n"
  162. "%08x %08x %08x %08x %08x %08x %08x %08x\n",
  163. mfdcr(uicsr),
  164. mfdcr(uicer),
  165. mfdcr(uiccr),
  166. mfdcr(uicpr),
  167. mfdcr(uictr),
  168. mfdcr(uicmsr),
  169. mfdcr(uicvr),
  170. mfdcr(uicvcr));
  171. printf ("\nMemory (SDRAM) Configuration\n"
  172. "mcopt1 rtr pmit mb0cf mb1cf sdtr1\n");
  173. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  174. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  175. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  176. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  177. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  178. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  179. printf ("\n\n"
  180. "DMA Channels\n"
  181. "dmasr dmasgc dmaadr\n" "%08x %08x %08x\n"
  182. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n" "%08x %08x %08x %08x %08x\n"
  183. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n" "%08x %08x %08x %08x %08x\n",
  184. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  185. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  186. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  187. printf (
  188. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  189. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  190. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  191. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  192. printf ("\n"
  193. "External Bus\n"
  194. "pbear pbesr0 pbesr1 epcr\n");
  195. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  196. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  197. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  198. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  199. printf ("\n"
  200. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  201. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  202. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  203. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  204. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  205. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  206. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  207. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  208. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  209. printf ("\n"
  210. "pb4cr pb4ap\n");
  211. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  212. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  213. printf ("\n\n");
  214. #elif defined(CONFIG_5xx)
  215. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  216. volatile memctl5xx_t *memctl = &immap->im_memctl;
  217. volatile sysconf5xx_t *sysconf = &immap->im_siu_conf;
  218. volatile sit5xx_t *timers = &immap->im_sit;
  219. volatile car5xx_t *car = &immap->im_clkrst;
  220. volatile uimb5xx_t *uimb = &immap->im_uimb;
  221. printf("\nSystem Configuration registers\n");
  222. printf("\tIMMR\t0x%08X\tSIUMCR\t0x%08X \n", get_immr(0), sysconf->sc_siumcr);
  223. printf("\tSYPCR\t0x%08X\tSWSR\t0x%04X \n" ,sysconf->sc_sypcr, sysconf->sc_swsr);
  224. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X \n", sysconf->sc_sipend, sysconf->sc_simask);
  225. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X \n", sysconf->sc_siel, sysconf->sc_sivec);
  226. printf("\tTESR\t0x%08X\n", sysconf->sc_tesr);
  227. printf("\nMemory Controller Registers\n");
  228. printf("\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  229. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  230. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  231. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  232. printf("\tDMBR\t0x%08X\tDMOR\t0x%08X \n", memctl->memc_dmbr, memctl->memc_dmor );
  233. printf("\tMSTAT\t0x%08X\n", memctl->memc_mstat);
  234. printf("\nSystem Integration Timers\n");
  235. printf("\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n", timers->sit_tbscr, timers->sit_rtcsc);
  236. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  237. printf("\nClocks and Reset\n");
  238. printf("\tSCCR\t0x%08X\tPLPRCR\t0x%08X \n", car->car_sccr, car->car_plprcr);
  239. printf("\nU-Bus to IMB3 Bus Interface\n");
  240. printf("\tUMCR\t0x%08X\tUIPEND\t0x%08X \n", uimb->uimb_umcr, uimb->uimb_uipend);
  241. printf ("\n\n");
  242. #endif /* CONFIG_5xx */
  243. return 0;
  244. }
  245. #endif /* CONFIG_COMMANDS & CFG_CMD_REGINFO */
  246. /**************************************************/
  247. #if (defined(CONFIG_8xx) || defined(CONFIG_405GP) || defined(CONFIG_405EP)) && \
  248. (CONFIG_COMMANDS & CFG_CMD_REGINFO)
  249. U_BOOT_CMD(
  250. reginfo, 2, 1, do_reginfo,
  251. "reginfo - print register information\n",
  252. );
  253. #endif