platform.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. *
  7. * -- Some bits of code used from rrload's head_OMAP1510.s --
  8. * Copyright (C) 2002 RidgeRun, Inc.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <config.h>
  29. #include <version.h>
  30. #if defined(CONFIG_OMAP1510)
  31. #include <./configs/omap1510.h>
  32. #endif
  33. #define OMAP1510_CLKS ((1<<EN_XORPCK)|(1<<EN_PERCK)|(1<<EN_TIMCK)|(1<<EN_GPIOCK))
  34. _TEXT_BASE:
  35. .word TEXT_BASE /* sdram load addr from config.mk */
  36. .globl platformsetup
  37. platformsetup:
  38. /*
  39. * Configure 1510 pins functions to match our board.
  40. */
  41. ldr r0, REG_PULL_DWN_CTRL_0
  42. ldr r1, VAL_PULL_DWN_CTRL_0
  43. str r1, [r0]
  44. ldr r0, REG_PULL_DWN_CTRL_1
  45. ldr r1, VAL_PULL_DWN_CTRL_1
  46. str r1, [r0]
  47. ldr r0, REG_PULL_DWN_CTRL_2
  48. ldr r1, VAL_PULL_DWN_CTRL_2
  49. str r1, [r0]
  50. ldr r0, REG_PULL_DWN_CTRL_3
  51. ldr r1, VAL_PULL_DWN_CTRL_3
  52. str r1, [r0]
  53. ldr r0, REG_FUNC_MUX_CTRL_4
  54. ldr r1, VAL_FUNC_MUX_CTRL_4
  55. str r1, [r0]
  56. ldr r0, REG_FUNC_MUX_CTRL_5
  57. ldr r1, VAL_FUNC_MUX_CTRL_5
  58. str r1, [r0]
  59. ldr r0, REG_FUNC_MUX_CTRL_6
  60. ldr r1, VAL_FUNC_MUX_CTRL_6
  61. str r1, [r0]
  62. ldr r0, REG_FUNC_MUX_CTRL_7
  63. ldr r1, VAL_FUNC_MUX_CTRL_7
  64. str r1, [r0]
  65. ldr r0, REG_FUNC_MUX_CTRL_8
  66. ldr r1, VAL_FUNC_MUX_CTRL_8
  67. str r1, [r0]
  68. ldr r0, REG_FUNC_MUX_CTRL_9
  69. ldr r1, VAL_FUNC_MUX_CTRL_9
  70. str r1, [r0]
  71. ldr r0, REG_FUNC_MUX_CTRL_A
  72. ldr r1, VAL_FUNC_MUX_CTRL_A
  73. str r1, [r0]
  74. ldr r0, REG_FUNC_MUX_CTRL_B
  75. ldr r1, VAL_FUNC_MUX_CTRL_B
  76. str r1, [r0]
  77. ldr r0, REG_FUNC_MUX_CTRL_C
  78. ldr r1, VAL_FUNC_MUX_CTRL_C
  79. str r1, [r0]
  80. ldr r0, REG_FUNC_MUX_CTRL_D
  81. ldr r1, VAL_FUNC_MUX_CTRL_D
  82. str r1, [r0]
  83. ldr r0, REG_VOLTAGE_CTRL_0
  84. ldr r1, VAL_VOLTAGE_CTRL_0
  85. str r1, [r0]
  86. ldr r0, REG_TEST_DBG_CTRL_0
  87. ldr r1, VAL_TEST_DBG_CTRL_0
  88. str r1, [r0]
  89. ldr r0, REG_MOD_CONF_CTRL_0
  90. ldr r1, VAL_MOD_CONF_CTRL_0
  91. str r1, [r0]
  92. /* Move to 1510 mode */
  93. ldr r0, REG_COMP_MODE_CTRL_0
  94. ldr r1, VAL_COMP_MODE_CTRL_0
  95. str r1, [r0]
  96. /* Set up Traffic Ctlr*/
  97. ldr r0, REG_TC_IMIF_PRIO
  98. mov r1, #0x0
  99. str r1, [r0]
  100. ldr r0, REG_TC_EMIFS_PRIO
  101. str r1, [r0]
  102. ldr r0, REG_TC_EMIFF_PRIO
  103. str r1, [r0]
  104. ldr r0, REG_TC_EMIFS_CONFIG
  105. ldr r1, [r0]
  106. bic r1, r1, #0x08 /* clear the global power-down enable PDE bit */
  107. bic r1, r1, #0x01 /* write protect flash by clearing the WP bit */
  108. str r1, [r0] /* EMIFS GlB Configuration. (value 0x12 most likely) */
  109. ldr r0, _GPIO_PIN_CONTROL_REG
  110. ldrh r1,[r0]
  111. orr r1, r1, #0x0001 /* M_PCM_SYNC */
  112. orr r1, r1, #0x4000 /* IPC_ACTIVE */
  113. orr r1, r1, #0x0002 /* A_IRDA_OFF */
  114. orr r1, r1, #0x0800 /* A_SWITCH */
  115. orr r1, r1, #0x8000 /* A_USB_ON */
  116. strh r1,[r0]
  117. ldr r0, _GPIO_DIR_CONTROL_REG
  118. ldrh r1,[r0]
  119. bic r1, r1, #0x0001 /* M_PCM_SYNC */
  120. bic r1, r1, #0x4000 /* IPC_ACTIVE */
  121. bic r1, r1, #0x0002 /* A_IRDA_OFF */
  122. bic r1, r1, #0x0800 /* A_SWITCH */
  123. bic r1, r1, #0x8000 /* A_USB_ON */
  124. strh r1,[r0]
  125. ldr r0, _GPIO_DATA_OUTPUT_REG
  126. ldrh r1,[r0]
  127. bic r1, r1, #0x0001 /* M_PCM_SYNC */
  128. orr r1, r1, #0x4000 /* IPC_ACTIVE */
  129. orr r1, r1, #0x0002 /* A_IRDA_OFF */
  130. bic r1, r1, #0x0800 /* A_SWITCH */
  131. bic r1, r1, #0x8000 /* A_USB_ON */
  132. strh r1,[r0]
  133. /* Setup some clock domains */
  134. ldr r1, =OMAP1510_CLKS
  135. ldr r0, REG_ARM_IDLECT2
  136. strh r1, [r0] /* CLKM, Clock domain control. */
  137. mov r1, #0x01 /* PER_EN bit */
  138. ldr r0, REG_ARM_RSTCT2
  139. strh r1, [r0] /* CLKM; Peripheral reset. */
  140. /* Set CLKM to Sync-Scalable */
  141. /* I supposidly need to enable the dsp clock before switching */
  142. mov r1, #0x1000
  143. ldr r0, REG_ARM_SYSST
  144. strh r1, [r0]
  145. mov r0, #0x400
  146. 1:
  147. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  148. bne 1b
  149. ldr r1, VAL_ARM_CKCTL /* use 12Mhz ref, PER must be <= 50Mhz so /2 */
  150. ldr r0, REG_ARM_CKCTL
  151. strh r1, [r0]
  152. /* setup DPLL 1 */
  153. ldr r1, VAL_DPLL1_CTL
  154. ldr r0, REG_DPLL1_CTL
  155. strh r1, [r0]
  156. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  157. beq lock_end /* Do not look for lock if BYPASS selected */
  158. 2:
  159. ldrh r1, [r0]
  160. ands r1, r1, #0x01 /* Check the LOCK bit. */
  161. beq 2b /* ...loop until bit goes hi. */
  162. lock_end:
  163. /* Set memory timings corresponding to the new clock speed */
  164. /* Check execution location to determine current execution location
  165. * and branch to appropriate initialization code.
  166. */
  167. mov r0, #0x10000000 /* Load physical SDRAM base. */
  168. mov r1, pc /* Get current execution location. */
  169. cmp r1, r0 /* Compare. */
  170. bge skip_sdram /* Skip over EMIF-fast initialization if running from SDRAM. */
  171. /*
  172. * Delay for SDRAM initialization.
  173. */
  174. mov r3, #0x1800 /* value should be checked */
  175. 3:
  176. subs r3, r3, #0x1 /* Decrement count */
  177. bne 3b
  178. /*
  179. * Set SDRAM control values. Disable refresh before MRS command.
  180. */
  181. ldr r0, VAL_TC_EMIFF_SDRAM_CONFIG /* get good value */
  182. bic r3, r0, #0xC /* (BIT3|BIT2) ulConfig with auto-refresh disabled. */
  183. orr r3, r3, #0x8000000 /* (BIT27) Disable CLK when Power down or Self-Refresh */
  184. orr r3, r3, #0x4000000 /* BIT26 Power Down Enable */
  185. ldr r2, REG_TC_EMIFF_SDRAM_CONFIG /* Point to configuration register. */
  186. str r3, [r2] /* Store the passed value with AR disabled. */
  187. ldr r1, VAL_TC_EMIFF_MRS /* get MRS value */
  188. ldr r2, REG_TC_EMIFF_MRS /* Point to MRS register. */
  189. str r1, [r2] /* Store the passed value.*/
  190. ldr r2, REG_TC_EMIFF_SDRAM_CONFIG /* Point to configuration register. */
  191. str r0, [r2] /* Store the passed value. */
  192. /*
  193. * Delay for SDRAM initialization.
  194. */
  195. mov r3, #0x1800
  196. 4:
  197. subs r3, r3, #1 /* Decrement count. */
  198. bne 4b
  199. skip_sdram:
  200. /* slow interface */
  201. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  202. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  203. str r1, [r0] /* Chip Select 0 */
  204. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  205. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  206. str r1, [r0] /* Chip Select 1 */
  207. ldr r1, VAL_TC_EMIFS_CS2_CONFIG
  208. ldr r0, REG_TC_EMIFS_CS2_CONFIG
  209. str r1, [r0] /* Chip Select 2 */
  210. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  211. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  212. str r1, [r0] /* Chip Select 3 */
  213. /* back to arch calling code */
  214. mov pc, lr
  215. /* the literal pools origin */
  216. .ltorg
  217. /* OMAP configuration registers */
  218. REG_FUNC_MUX_CTRL_0: /* 32 bits */
  219. .word 0xfffe1000
  220. REG_FUNC_MUX_CTRL_1: /* 32 bits */
  221. .word 0xfffe1004
  222. REG_FUNC_MUX_CTRL_2: /* 32 bits */
  223. .word 0xfffe1008
  224. REG_COMP_MODE_CTRL_0: /* 32 bits */
  225. .word 0xfffe100c
  226. REG_FUNC_MUX_CTRL_3: /* 32 bits */
  227. .word 0xfffe1010
  228. REG_FUNC_MUX_CTRL_4: /* 32 bits */
  229. .word 0xfffe1014
  230. REG_FUNC_MUX_CTRL_5: /* 32 bits */
  231. .word 0xfffe1018
  232. REG_FUNC_MUX_CTRL_6: /* 32 bits */
  233. .word 0xfffe101c
  234. REG_FUNC_MUX_CTRL_7: /* 32 bits */
  235. .word 0xfffe1020
  236. REG_FUNC_MUX_CTRL_8: /* 32 bits */
  237. .word 0xfffe1024
  238. REG_FUNC_MUX_CTRL_9: /* 32 bits */
  239. .word 0xfffe1028
  240. REG_FUNC_MUX_CTRL_A: /* 32 bits */
  241. .word 0xfffe102C
  242. REG_FUNC_MUX_CTRL_B: /* 32 bits */
  243. .word 0xfffe1030
  244. REG_FUNC_MUX_CTRL_C: /* 32 bits */
  245. .word 0xfffe1034
  246. REG_FUNC_MUX_CTRL_D: /* 32 bits */
  247. .word 0xfffe1038
  248. REG_PULL_DWN_CTRL_0: /* 32 bits */
  249. .word 0xfffe1040
  250. REG_PULL_DWN_CTRL_1: /* 32 bits */
  251. .word 0xfffe1044
  252. REG_PULL_DWN_CTRL_2: /* 32 bits */
  253. .word 0xfffe1048
  254. REG_PULL_DWN_CTRL_3: /* 32 bits */
  255. .word 0xfffe104c
  256. REG_VOLTAGE_CTRL_0: /* 32 bits */
  257. .word 0xfffe1060
  258. REG_TEST_DBG_CTRL_0: /* 32 bits */
  259. .word 0xfffe1070
  260. REG_MOD_CONF_CTRL_0: /* 32 bits */
  261. .word 0xfffe1080
  262. REG_TC_IMIF_PRIO: /* 32 bits */
  263. .word 0xfffecc00
  264. REG_TC_EMIFS_PRIO: /* 32 bits */
  265. .word 0xfffecc04
  266. REG_TC_EMIFF_PRIO: /* 32 bits */
  267. .word 0xfffecc08
  268. REG_TC_EMIFS_CONFIG: /* 32 bits */
  269. .word 0xfffecc0c
  270. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  271. .word 0xfffecc10
  272. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  273. .word 0xfffecc14
  274. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  275. .word 0xfffecc18
  276. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  277. .word 0xfffecc1c
  278. REG_TC_EMIFF_SDRAM_CONFIG: /* 32 bits */
  279. .word 0xfffecc20
  280. REG_TC_EMIFF_MRS: /* 32 bits */
  281. .word 0xfffecc24
  282. /* MPU clock/reset/power mode control registers */
  283. REG_ARM_CKCTL: /* 16 bits */
  284. .word 0xfffece00
  285. REG_ARM_IDLECT2: /* 16 bits */
  286. .word 0xfffece08
  287. REG_ARM_RSTCT2: /* 16 bits */
  288. .word 0xfffece14
  289. REG_ARM_SYSST: /* 16 bits */
  290. .word 0xfffece18
  291. /* DPLL control registers */
  292. REG_DPLL1_CTL: /* 16 bits */
  293. .word 0xfffecf00
  294. /* identification code register */
  295. REG_IDCODE: /* 32 bits */
  296. .word 0xfffed404
  297. /* SX1 specific */
  298. _GPIO_PIN_CONTROL_REG:
  299. .word GPIO_PIN_CONTROL_REG
  300. _GPIO_DIR_CONTROL_REG:
  301. .word GPIO_DIR_CONTROL_REG
  302. _GPIO_DATA_OUTPUT_REG:
  303. .word GPIO_DATA_OUTPUT_REG
  304. VAL_COMP_MODE_CTRL_0:
  305. .word 0x0000eaef
  306. VAL_FUNC_MUX_CTRL_4:
  307. .word 0x00000000
  308. VAL_FUNC_MUX_CTRL_5:
  309. .word 0x00000000
  310. VAL_FUNC_MUX_CTRL_6:
  311. .word 0x00000001
  312. VAL_FUNC_MUX_CTRL_7:
  313. .word 0x00001000
  314. VAL_FUNC_MUX_CTRL_8:
  315. .word 0x00001240 /*[Knoller] Value of Symbian Image Wing B2*/
  316. VAL_FUNC_MUX_CTRL_9:
  317. .word 0x00201008
  318. VAL_FUNC_MUX_CTRL_A:
  319. .word 0x00001000
  320. VAL_FUNC_MUX_CTRL_B:
  321. .word 0x00000000
  322. VAL_FUNC_MUX_CTRL_C:
  323. .word 0x09008001 /*[Knoller] Value of Symbian Image Wing B2*/
  324. VAL_FUNC_MUX_CTRL_D:
  325. .word 0x00000000
  326. VAL_PULL_DWN_CTRL_0:
  327. .word 0xfffeffff
  328. VAL_PULL_DWN_CTRL_1:
  329. .word 0xd1ffffec
  330. VAL_PULL_DWN_CTRL_2:
  331. .word 0xffa80c5b
  332. VAL_PULL_DWN_CTRL_3:
  333. .word 0xffffc0fe
  334. VAL_VOLTAGE_CTRL_0:
  335. .word 0x00000007
  336. VAL_TEST_DBG_CTRL_0:
  337. /* The OMAP5910 TRM says this register must be 0, but HelenConfRegs
  338. * says to write a 7. Don't know what the right thing is to do, so
  339. * I'm leaving it at 7 since that's what was already here.
  340. */
  341. .word 0x00000007
  342. VAL_MOD_CONF_CTRL_0:
  343. .word 0x0da20000 /*[Knoller] Value of Symbian Image Wing B2*/
  344. VAL_ARM_CKCTL:
  345. .word 0x010D
  346. VAL_DPLL1_CTL:
  347. .word 0x3A33 /*[Hertle] Value of Symbian Image*/
  348. VAL_TC_EMIFS_CS1_CONFIG_PRELIM:
  349. .word 0x00001149
  350. VAL_TC_EMIFS_CS2_CONFIG_PRELIM:
  351. .word 0x00004158
  352. VAL_TC_EMIFS_CS0_CONFIG:
  353. .word 0x00213090 /*[Knoller] Value of Symbian Image Wing B2*/
  354. VAL_TC_EMIFS_CS1_CONFIG:
  355. .word 0x00215070 /*[Knoller] Value of Symbian Image Wing B2*/
  356. VAL_TC_EMIFS_CS2_CONFIG:
  357. .word 0x00001139 /*[Knoller] Value of Symbian Image Wing B2*/
  358. VAL_TC_EMIFS_CS3_CONFIG:
  359. .word 0x00001139 /*[Knoller] Value of Symbian Image Wing B2*/
  360. VAL_TC_EMIFF_SDRAM_CONFIG:
  361. .word 0x0105f0b4 /*[Knoller] Value of Symbian Image Wing B2*/
  362. VAL_TC_EMIFF_MRS:
  363. .word 0x00000027 /*[Knoller] Value of Symbian Image Wing B2*/