bf548-ezkit.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * U-boot - Configuration file for BF548 STAMP board
  3. */
  4. #ifndef __CONFIG_BF548_EZKIT_H__
  5. #define __CONFIG_BF548_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf548-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 21
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /*
  35. * Memory Settings
  36. */
  37. #define CONFIG_MEM_ADD_WDTH 10
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_DDRCTL0_VAL 0x218A83FE
  40. #define CONFIG_EBIU_DDRCTL1_VAL 0x20022222
  41. #define CONFIG_EBIU_DDRCTL2_VAL 0x00000021
  42. /* Default EZ-Kit bank mapping:
  43. * Async Bank 0 - 32MB Burst Flash
  44. * Async Bank 1 - Ethernet
  45. * Async Bank 2 - Nothing
  46. * Async Bank 3 - Nothing
  47. */
  48. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  49. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  50. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  51. #define CONFIG_EBIU_FCTL_VAL (BCLK_4)
  52. #define CONFIG_EBIU_MODE_VAL (B0MODE_FLASH)
  53. #define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
  54. #define CONFIG_SYS_MALLOC_LEN (768 * 1024)
  55. /*
  56. * Network Settings
  57. */
  58. #define ADI_CMDS_NETWORK 1
  59. #define CONFIG_NET_MULTI
  60. #define CONFIG_SMC911X 1
  61. #define CONFIG_SMC911X_BASE 0x24000000
  62. #define CONFIG_SMC911X_16_BIT
  63. #define CONFIG_HOSTNAME bf548-ezkit
  64. /* Uncomment next line to use fixed MAC address */
  65. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  66. /*
  67. * Flash Settings
  68. */
  69. #define CONFIG_FLASH_CFI_DRIVER
  70. #define CONFIG_SYS_FLASH_BASE 0x20000000
  71. #define CONFIG_SYS_FLASH_CFI
  72. #define CONFIG_SYS_FLASH_PROTECTION
  73. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  74. #define CONFIG_SYS_MAX_FLASH_SECT 259
  75. /*
  76. * SPI Settings
  77. */
  78. #define CONFIG_BFIN_SPI
  79. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  80. #define CONFIG_SF_DEFAULT_SPEED 30000000
  81. #define CONFIG_SPI_FLASH
  82. #define CONFIG_SPI_FLASH_STMICRO
  83. /*
  84. * Env Storage Settings
  85. */
  86. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  87. #define CONFIG_ENV_IS_IN_SPI_FLASH
  88. #define CONFIG_ENV_OFFSET 0x10000
  89. #define CONFIG_ENV_SIZE 0x2000
  90. #define CONFIG_ENV_SECT_SIZE 0x10000
  91. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  92. #elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  93. #define CONFIG_ENV_IS_IN_NAND
  94. #define CONFIG_ENV_OFFSET 0x60000
  95. #define CONFIG_ENV_SIZE 0x20000
  96. #else
  97. /* The BF548-EZKIT uses a top boot flash */
  98. #define CONFIG_ENV_IS_IN_FLASH 1
  99. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  100. #define CONFIG_ENV_OFFSET (0x1000000 - CONFIG_ENV_SECT_SIZE)
  101. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  102. #define CONFIG_ENV_SECT_SIZE 0x8000
  103. #endif
  104. /*
  105. * NAND Settings
  106. */
  107. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  108. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  109. # define CONFIG_BFIN_NFC_BOOTROM_ECC
  110. #endif
  111. #define CONFIG_DRIVER_NAND_BFIN
  112. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  113. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  114. #define NAND_MAX_CHIPS 1
  115. /*
  116. * I2C Settings
  117. */
  118. #define CONFIG_BFIN_TWI_I2C 1
  119. #define CONFIG_HARD_I2C 1
  120. /*
  121. * SATA
  122. */
  123. #if !defined(__ADSPBF544__)
  124. #define CONFIG_LIBATA
  125. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  126. #define CONFIG_LBA48
  127. #define CONFIG_PATA_BFIN
  128. #define CONFIG_BFIN_ATAPI_BASE_ADDR 0xFFC03800
  129. #define CONFIG_BFIN_ATA_MODE XFER_PIO_4
  130. #endif
  131. /*
  132. * SDH Settings
  133. */
  134. #if !defined(__ADSPBF544__)
  135. #define CONFIG_GENERIC_MMC
  136. #define CONFIG_MMC
  137. #define CONFIG_BFIN_SDH
  138. #endif
  139. /*
  140. * USB Settings
  141. */
  142. #if !defined(__ADSPBF544__)
  143. #define CONFIG_USB
  144. #define CONFIG_MUSB_HCD
  145. #define CONFIG_USB_BLACKFIN
  146. #define CONFIG_USB_STORAGE
  147. #define CONFIG_MUSB_TIMEOUT 100000
  148. #endif
  149. /*
  150. * Misc Settings
  151. */
  152. #define CONFIG_BOARD_EARLY_INIT_F
  153. #define CONFIG_BOARD_SIZE_LIMIT $$(( 512 * 1024 ))
  154. #define CONFIG_RTC_BFIN
  155. #define CONFIG_UART_CONSOLE 1
  156. #define CONFIG_BFIN_SPI_IMG_SIZE 0x50000
  157. #ifndef __ADSPBF542__
  158. /* Don't waste time transferring a logo over the UART */
  159. # if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART)
  160. # define CONFIG_VIDEO
  161. # endif
  162. # define CONFIG_DEB_DMA_URGENT
  163. #endif
  164. /* Define if want to do post memory test */
  165. #undef CONFIG_POST
  166. #ifdef CONFIG_POST
  167. #define CONFIG_POST_BSPEC1_GPIO_LEDS \
  168. GPIO_PG6, GPIO_PG7, GPIO_PG8, GPIO_PG9, GPIO_PG10, GPIO_PG11,
  169. #define CONFIG_POST_BSPEC2_GPIO_BUTTONS \
  170. GPIO_PB8, GPIO_PB9, GPIO_PB10, GPIO_PB11
  171. #define CONFIG_POST_BSPEC2_GPIO_NAMES \
  172. 13, 12, 11, 10,
  173. #define CONFIG_SYS_POST_FLASH_START 10
  174. #define CONFIG_SYS_POST_FLASH_END 127
  175. #endif
  176. /*
  177. * Pull in common ADI header for remaining command/environment setup
  178. */
  179. #include <configs/bfin_adi_common.h>
  180. #endif