at91sam9m10g45ek.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9g45.h>
  27. #include <asm/arch/at91sam9_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/at91_rstc.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/gpio.h>
  34. #include <asm/arch/io.h>
  35. #include <asm/arch/hardware.h>
  36. #include <lcd.h>
  37. #include <atmel_lcdc.h>
  38. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  39. #include <net.h>
  40. #endif
  41. #include <netdev.h>
  42. DECLARE_GLOBAL_DATA_PTR;
  43. /* ------------------------------------------------------------------------- */
  44. /*
  45. * Miscelaneous platform dependent initialisations
  46. */
  47. #ifdef CONFIG_CMD_NAND
  48. static void at91sam9m10g45ek_nand_hw_init(void)
  49. {
  50. unsigned long csa;
  51. /* Enable CS3 */
  52. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  53. at91_sys_write(AT91_MATRIX_EBICSA,
  54. csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  55. /* Configure SMC CS3 for NAND/SmartMedia */
  56. at91_sys_write(AT91_SMC_SETUP(3),
  57. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  58. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  59. at91_sys_write(AT91_SMC_PULSE(3),
  60. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(3) |
  61. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(2));
  62. at91_sys_write(AT91_SMC_CYCLE(3),
  63. AT91_SMC_NWECYCLE_(7) | AT91_SMC_NRDCYCLE_(4));
  64. at91_sys_write(AT91_SMC_MODE(3),
  65. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  66. AT91_SMC_EXNWMODE_DISABLE |
  67. #ifdef CONFIG_SYS_NAND_DBW_16
  68. AT91_SMC_DBW_16 |
  69. #else /* CONFIG_SYS_NAND_DBW_8 */
  70. AT91_SMC_DBW_8 |
  71. #endif
  72. AT91_SMC_TDF_(3));
  73. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_PIOC);
  74. /* Configure RDY/BSY */
  75. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  76. /* Enable NandFlash */
  77. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  78. }
  79. #endif
  80. #ifdef CONFIG_MACB
  81. static void at91sam9m10g45ek_macb_hw_init(void)
  82. {
  83. unsigned long rstc;
  84. /* Enable clock */
  85. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_EMAC);
  86. /*
  87. * Disable pull-up on:
  88. * RXDV (PA15) => PHY normal mode (not Test mode)
  89. * ERX0 (PA12) => PHY ADDR0
  90. * ERX1 (PA13) => PHY ADDR1 => PHYADDR = 0x0
  91. *
  92. * PHY has internal pull-down
  93. */
  94. writel(pin_to_mask(AT91_PIN_PA15) |
  95. pin_to_mask(AT91_PIN_PA12) |
  96. pin_to_mask(AT91_PIN_PA13),
  97. pin_to_controller(AT91_PIN_PA0) + PIO_PUDR);
  98. rstc = at91_sys_read(AT91_RSTC_MR);
  99. /* Need to reset PHY -> 500ms reset */
  100. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  101. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  102. AT91_RSTC_URSTEN);
  103. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  104. /* Wait for end hardware reset */
  105. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  106. /* Restore NRST value */
  107. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  108. (rstc) |
  109. AT91_RSTC_URSTEN);
  110. /* Re-enable pull-up */
  111. writel(pin_to_mask(AT91_PIN_PA15) |
  112. pin_to_mask(AT91_PIN_PA12) |
  113. pin_to_mask(AT91_PIN_PA13),
  114. pin_to_controller(AT91_PIN_PA0) + PIO_PUER);
  115. at91_macb_hw_init();
  116. }
  117. #endif
  118. #ifdef CONFIG_LCD
  119. vidinfo_t panel_info = {
  120. vl_col: 480,
  121. vl_row: 272,
  122. vl_clk: 9000000,
  123. vl_sync: ATMEL_LCDC_INVLINE_NORMAL |
  124. ATMEL_LCDC_INVFRAME_NORMAL,
  125. vl_bpix: 3,
  126. vl_tft: 1,
  127. vl_hsync_len: 45,
  128. vl_left_margin: 1,
  129. vl_right_margin:1,
  130. vl_vsync_len: 1,
  131. vl_upper_margin:40,
  132. vl_lower_margin:1,
  133. mmio: AT91SAM9G45_LCDC_BASE,
  134. };
  135. void lcd_enable(void)
  136. {
  137. at91_set_A_periph(AT91_PIN_PE6, 1); /* power up */
  138. }
  139. void lcd_disable(void)
  140. {
  141. at91_set_A_periph(AT91_PIN_PE6, 0); /* power down */
  142. }
  143. static void at91sam9m10g45ek_lcd_hw_init(void)
  144. {
  145. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  146. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  147. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  148. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  149. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  150. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  151. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  152. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  153. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  154. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  155. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  156. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  157. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  158. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  159. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  160. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  161. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  162. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  163. at91_set_B_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  164. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  165. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  166. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  167. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  168. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  169. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  170. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  171. at91_set_B_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  172. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  173. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  174. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_LCDC);
  175. gd->fb_base = CONFIG_AT91SAM9G45_LCD_BASE;
  176. }
  177. #ifdef CONFIG_LCD_INFO
  178. #include <nand.h>
  179. #include <version.h>
  180. void lcd_show_board_info(void)
  181. {
  182. ulong dram_size, nand_size;
  183. int i;
  184. char temp[32];
  185. lcd_printf ("%s\n", U_BOOT_VERSION);
  186. lcd_printf ("(C) 2008 ATMEL Corp\n");
  187. lcd_printf ("at91support@atmel.com\n");
  188. lcd_printf ("%s CPU at %s MHz\n",
  189. AT91_CPU_NAME,
  190. strmhz(temp, get_cpu_clk_rate()));
  191. dram_size = 0;
  192. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  193. dram_size += gd->bd->bi_dram[i].size;
  194. nand_size = 0;
  195. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  196. nand_size += nand_info[i].size;
  197. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  198. dram_size >> 20,
  199. nand_size >> 20 );
  200. }
  201. #endif /* CONFIG_LCD_INFO */
  202. #endif
  203. int board_init(void)
  204. {
  205. /* Enable Ctrlc */
  206. console_init_f();
  207. /* arch number of AT91SAM9M10G45EK-Board */
  208. #ifdef CONFIG_AT91SAM9M10G45EK
  209. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9M10G45EK;
  210. #elif defined CONFIG_AT91SAM9G45EKES
  211. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9G45EKES;
  212. #endif
  213. /* adress of boot parameters */
  214. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  215. at91_serial_hw_init();
  216. #ifdef CONFIG_CMD_NAND
  217. at91sam9m10g45ek_nand_hw_init();
  218. #endif
  219. #ifdef CONFIG_HAS_DATAFLASH
  220. at91_spi0_hw_init(1 << 0);
  221. #endif
  222. #ifdef CONFIG_ATMEL_SPI
  223. at91_spi0_hw_init(1 << 4);
  224. #endif
  225. #ifdef CONFIG_MACB
  226. at91sam9m10g45ek_macb_hw_init();
  227. #endif
  228. #ifdef CONFIG_LCD
  229. at91sam9m10g45ek_lcd_hw_init();
  230. #endif
  231. return 0;
  232. }
  233. int dram_init(void)
  234. {
  235. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  236. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  237. return 0;
  238. }
  239. #ifdef CONFIG_RESET_PHY_R
  240. void reset_phy(void)
  241. {
  242. #ifdef CONFIG_MACB
  243. /*
  244. * Initialize ethernet HW addr prior to starting Linux,
  245. * needed for nfsroot
  246. */
  247. eth_init(gd->bd);
  248. #endif
  249. }
  250. #endif
  251. int board_eth_init(bd_t *bis)
  252. {
  253. int rc = 0;
  254. #ifdef CONFIG_MACB
  255. rc = macb_eth_initialize(0, (void *)AT91SAM9G45_BASE_EMAC, 0x00);
  256. #endif
  257. return rc;
  258. }
  259. /* SPI chip select control */
  260. #ifdef CONFIG_ATMEL_SPI
  261. #include <spi.h>
  262. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  263. {
  264. return bus == 0 && cs < 2;
  265. }
  266. void spi_cs_activate(struct spi_slave *slave)
  267. {
  268. switch(slave->cs) {
  269. case 1:
  270. at91_set_gpio_output(AT91_PIN_PB18, 0);
  271. break;
  272. case 0:
  273. default:
  274. at91_set_gpio_output(AT91_PIN_PB3, 0);
  275. break;
  276. }
  277. }
  278. void spi_cs_deactivate(struct spi_slave *slave)
  279. {
  280. switch(slave->cs) {
  281. case 1:
  282. at91_set_gpio_output(AT91_PIN_PB18, 1);
  283. break;
  284. case 0:
  285. default:
  286. at91_set_gpio_output(AT91_PIN_PB3, 1);
  287. break;
  288. }
  289. }
  290. #endif /* CONFIG_ATMEL_SPI */