omap3_evm.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Author :
  5. * Manikandan Pillai <mani.pillai@ti.com>
  6. * Derived from Beagle Board and 3430 SDP code by
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. * Syed Mohammed Khasim <khasim@ti.com>
  9. *
  10. * Manikandan Pillai <mani.pillai@ti.com>
  11. *
  12. * Configuration settings for the TI OMAP3 EVM board.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  38. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  39. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  40. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  41. #define CONFIG_OMAP3_EVM 1 /* working with EVM */
  42. #define CONFIG_SDRC /* The chip has SDRC controller */
  43. #include <asm/arch/cpu.h> /* get chip and board defs */
  44. #include <asm/arch/omap3.h>
  45. /*
  46. * Display CPU and Board information
  47. */
  48. #define CONFIG_DISPLAY_CPUINFO 1
  49. #define CONFIG_DISPLAY_BOARDINFO 1
  50. /* Clock Defines */
  51. #define V_OSCK 26000000 /* Clock output from T2 */
  52. #define V_SCLK (V_OSCK >> 1)
  53. #undef CONFIG_USE_IRQ /* no support for IRQs */
  54. #define CONFIG_MISC_INIT_R
  55. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  56. #define CONFIG_SETUP_MEMORY_TAGS 1
  57. #define CONFIG_INITRD_TAG 1
  58. #define CONFIG_REVISION_TAG 1
  59. /*
  60. * Size of malloc() pool
  61. */
  62. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  63. /* Sector */
  64. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  65. /* initial data */
  66. /*
  67. * Hardware drivers
  68. */
  69. /*
  70. * NS16550 Configuration
  71. */
  72. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  73. #define CONFIG_SYS_NS16550
  74. #define CONFIG_SYS_NS16550_SERIAL
  75. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  76. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  77. /*
  78. * select serial console configuration
  79. */
  80. #define CONFIG_CONS_INDEX 1
  81. #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
  82. #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
  83. /* allow to overwrite serial and ethaddr */
  84. #define CONFIG_ENV_OVERWRITE
  85. #define CONFIG_BAUDRATE 115200
  86. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  87. 115200}
  88. #define CONFIG_MMC 1
  89. #define CONFIG_OMAP3_MMC 1
  90. #define CONFIG_DOS_PARTITION 1
  91. /* DDR - I use Micron DDR */
  92. #define CONFIG_OMAP3_MICRON_DDR 1
  93. /* USB
  94. * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
  95. * Enable CONFIG_MUSB_UDD for Device functionalities.
  96. */
  97. #define CONFIG_USB_OMAP3 1
  98. #define CONFIG_MUSB_HCD 1
  99. /* #define CONFIG_MUSB_UDC 1 */
  100. #ifdef CONFIG_USB_OMAP3
  101. #ifdef CONFIG_MUSB_HCD
  102. #define CONFIG_CMD_USB
  103. #define CONFIG_USB_STORAGE
  104. #define CONGIG_CMD_STORAGE
  105. #define CONFIG_CMD_FAT
  106. #ifdef CONFIG_USB_KEYBOARD
  107. #define CONFIG_SYS_USB_EVENT_POLL
  108. #define CONFIG_PREBOOT "usb start"
  109. #endif /* CONFIG_USB_KEYBOARD */
  110. #endif /* CONFIG_MUSB_HCD */
  111. #ifdef CONFIG_MUSB_UDC
  112. /* USB device configuration */
  113. #define CONFIG_USB_DEVICE 1
  114. #define CONFIG_USB_TTY 1
  115. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  116. /* Change these to suit your needs */
  117. #define CONFIG_USBD_VENDORID 0x0451
  118. #define CONFIG_USBD_PRODUCTID 0x5678
  119. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  120. #define CONFIG_USBD_PRODUCT_NAME "EVM"
  121. #endif /* CONFIG_MUSB_UDC */
  122. #endif /* CONFIG_USB_OMAP3 */
  123. /* commands to include */
  124. #include <config_cmd_default.h>
  125. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  126. #define CONFIG_CMD_FAT /* FAT support */
  127. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  128. #define CONFIG_CMD_I2C /* I2C serial bus support */
  129. #define CONFIG_CMD_MMC /* MMC support */
  130. #define CONFIG_CMD_NAND /* NAND support */
  131. #define CONFIG_CMD_DHCP
  132. #define CONFIG_CMD_PING
  133. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  134. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  135. #undef CONFIG_CMD_IMI /* iminfo */
  136. #undef CONFIG_CMD_IMLS /* List all found images */
  137. #define CONFIG_SYS_NO_FLASH
  138. #define CONFIG_HARD_I2C 1
  139. #define CONFIG_SYS_I2C_SPEED 100000
  140. #define CONFIG_SYS_I2C_SLAVE 1
  141. #define CONFIG_SYS_I2C_BUS 0
  142. #define CONFIG_SYS_I2C_BUS_SELECT 1
  143. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  144. /*
  145. * TWL4030
  146. */
  147. #define CONFIG_TWL4030_POWER 1
  148. /*
  149. * Board NAND Info.
  150. */
  151. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  152. /* to access nand */
  153. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  154. /* to access */
  155. /* nand at CS0 */
  156. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  157. /* NAND devices */
  158. #define CONFIG_JFFS2_NAND
  159. /* nand device jffs2 lives on */
  160. #define CONFIG_JFFS2_DEV "nand0"
  161. /* start of jffs2 partition */
  162. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  163. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  164. /* Environment information */
  165. #define CONFIG_BOOTDELAY 10
  166. #define CONFIG_BOOTFILE uImage
  167. #define CONFIG_EXTRA_ENV_SETTINGS \
  168. "loadaddr=0x82000000\0" \
  169. "usbtty=cdc_acm\0" \
  170. "console=ttyS2,115200n8\0" \
  171. "mmcargs=setenv bootargs console=${console} " \
  172. "root=/dev/mmcblk0p2 rw " \
  173. "rootfstype=ext3 rootwait\0" \
  174. "nandargs=setenv bootargs console=${console} " \
  175. "root=/dev/mtdblock4 rw " \
  176. "rootfstype=jffs2\0" \
  177. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  178. "bootscript=echo Running bootscript from mmc ...; " \
  179. "source ${loadaddr}\0" \
  180. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  181. "mmcboot=echo Booting from mmc ...; " \
  182. "run mmcargs; " \
  183. "bootm ${loadaddr}\0" \
  184. "nandboot=echo Booting from nand ...; " \
  185. "run nandargs; " \
  186. "onenand read ${loadaddr} 280000 400000; " \
  187. "bootm ${loadaddr}\0" \
  188. #define CONFIG_BOOTCOMMAND \
  189. "if mmc init; then " \
  190. "if run loadbootscript; then " \
  191. "run bootscript; " \
  192. "else " \
  193. "if run loaduimage; then " \
  194. "run mmcboot; " \
  195. "else run nandboot; " \
  196. "fi; " \
  197. "fi; " \
  198. "else run nandboot; fi"
  199. #define CONFIG_AUTO_COMPLETE 1
  200. /*
  201. * Miscellaneous configurable options
  202. */
  203. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  204. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  205. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  206. #define CONFIG_SYS_PROMPT "OMAP3_EVM # "
  207. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  208. /* Print Buffer Size */
  209. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  210. sizeof(CONFIG_SYS_PROMPT) + 16)
  211. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  212. /* args */
  213. /* Boot Argument Buffer Size */
  214. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  215. /* memtest works on */
  216. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  217. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  218. 0x01F00000) /* 31MB */
  219. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  220. /* address */
  221. /*
  222. * OMAP3 has 12 GP timers, they can be driven by the system clock
  223. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  224. * This rate is divided by a local divisor.
  225. */
  226. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  227. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  228. #define CONFIG_SYS_HZ 1000
  229. /*-----------------------------------------------------------------------
  230. * Stack sizes
  231. *
  232. * The stack sizes are set up in start.S using the settings below
  233. */
  234. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  235. #ifdef CONFIG_USE_IRQ
  236. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  237. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  238. #endif
  239. /*-----------------------------------------------------------------------
  240. * Physical Memory Map
  241. */
  242. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  243. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  244. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  245. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  246. /* SDRAM Bank Allocation method */
  247. #define SDRC_R_B_C 1
  248. /*-----------------------------------------------------------------------
  249. * FLASH and environment organization
  250. */
  251. /* **** PISMO SUPPORT *** */
  252. /* Configure the PISMO */
  253. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  254. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  255. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  256. /* on one chip */
  257. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  258. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  259. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  260. /* Monitor at start of flash */
  261. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  262. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  263. #if defined(CONFIG_CMD_NAND)
  264. #define CONFIG_NAND_OMAP_GPMC
  265. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  266. #define CONFIG_ENV_IS_IN_NAND
  267. #elif defined(CONFIG_CMD_ONENAND)
  268. #define CONFIG_ENV_IS_IN_ONENAND 1
  269. #endif
  270. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  271. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  272. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  273. #define CONFIG_ENV_OFFSET boot_flash_off
  274. #define CONFIG_ENV_ADDR boot_flash_env_addr
  275. /*-----------------------------------------------------------------------
  276. * CFI FLASH driver setup
  277. */
  278. /* timeout values are in ticks */
  279. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  280. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  281. /* Flash banks JFFS2 should use */
  282. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  283. CONFIG_SYS_MAX_NAND_DEVICE)
  284. #define CONFIG_SYS_JFFS2_MEM_NAND
  285. /* use flash_info[2] */
  286. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  287. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  288. #ifndef __ASSEMBLY__
  289. extern unsigned int boot_flash_base;
  290. extern volatile unsigned int boot_flash_env_addr;
  291. extern unsigned int boot_flash_off;
  292. extern unsigned int boot_flash_sec;
  293. extern unsigned int boot_flash_type;
  294. #endif
  295. /*
  296. * Support for relocation
  297. */
  298. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  299. #define CONFIG_SYS_INIT_SP_ADDR (LOW_LEVEL_SRAM_STACK - CONFIG_SYS_GBL_DATA_SIZE)
  300. /*
  301. * Define the board revision statically
  302. */
  303. /* #define CONFIG_STATIC_BOARD_REV OMAP3EVM_BOARD_GEN_2 */
  304. /*----------------------------------------------------------------------------
  305. * SMSC9115 Ethernet from SMSC9118 family
  306. *----------------------------------------------------------------------------
  307. */
  308. #if defined(CONFIG_CMD_NET)
  309. #define CONFIG_NET_MULTI
  310. #define CONFIG_SMC911X
  311. #define CONFIG_SMC911X_32_BIT
  312. #define CONFIG_SMC911X_BASE 0x2C000000
  313. #endif /* (CONFIG_CMD_NET) */
  314. /*
  315. * BOOTP fields
  316. */
  317. #define CONFIG_BOOTP_SUBNETMASK 0x00000001
  318. #define CONFIG_BOOTP_GATEWAY 0x00000002
  319. #define CONFIG_BOOTP_HOSTNAME 0x00000004
  320. #define CONFIG_BOOTP_BOOTPATH 0x00000010
  321. #endif /* __CONFIG_H */