generic.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/arch/mx31-regs.h>
  25. static u32 mx31_decode_pll(u32 reg, u32 infreq)
  26. {
  27. u32 mfi = (reg >> 10) & 0xf;
  28. u32 mfn = reg & 0x3f;
  29. u32 mfd = (reg >> 16) & 0x3f;
  30. u32 pd = (reg >> 26) & 0xf;
  31. mfi = mfi <= 5 ? 5 : mfi;
  32. mfd += 1;
  33. pd += 1;
  34. return ((2 * (infreq >> 10) * (mfi * mfd + mfn)) /
  35. (mfd * pd)) << 10;
  36. }
  37. static u32 mx31_get_mpl_dpdgck_clk(void)
  38. {
  39. u32 infreq;
  40. if ((__REG(CCM_CCMR) & CCMR_PRCS_MASK) == CCMR_FPM)
  41. infreq = CONFIG_MX31_CLK32 * 1024;
  42. else
  43. infreq = CONFIG_MX31_HCLK_FREQ;
  44. return mx31_decode_pll(__REG(CCM_MPCTL), infreq);
  45. }
  46. static u32 mx31_get_mcu_main_clk(void)
  47. {
  48. /* For now we assume mpl_dpdgck_clk == mcu_main_clk
  49. * which should be correct for most boards
  50. */
  51. return mx31_get_mpl_dpdgck_clk();
  52. }
  53. u32 mx31_get_ipg_clk(void)
  54. {
  55. u32 freq = mx31_get_mcu_main_clk();
  56. u32 pdr0 = __REG(CCM_PDR0);
  57. freq /= ((pdr0 >> 3) & 0x7) + 1;
  58. freq /= ((pdr0 >> 6) & 0x3) + 1;
  59. return freq;
  60. }
  61. void mx31_dump_clocks(void)
  62. {
  63. u32 cpufreq = mx31_get_mcu_main_clk();
  64. printf("mx31 cpu clock: %dMHz\n",cpufreq / 1000000);
  65. printf("ipg clock : %dHz\n", mx31_get_ipg_clk());
  66. }
  67. void mx31_gpio_mux(unsigned long mode)
  68. {
  69. unsigned long reg, shift, tmp;
  70. reg = IOMUXC_BASE + (mode & 0x1fc);
  71. shift = (~mode & 0x3) * 8;
  72. tmp = __REG(reg);
  73. tmp &= ~(0xff << shift);
  74. tmp |= ((mode >> IOMUX_MODE_POS) & 0xff) << shift;
  75. __REG(reg) = tmp;
  76. }
  77. #if defined(CONFIG_DISPLAY_CPUINFO)
  78. int print_cpuinfo (void)
  79. {
  80. printf("CPU: Freescale i.MX31 at %d MHz\n",
  81. mx31_get_mcu_main_clk() / 1000000);
  82. return 0;
  83. }
  84. #endif