TQM834x.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * TQM8349 board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_E300 1 /* E300 Family */
  32. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  33. #define CONFIG_MPC834x 1 /* MPC834x specific */
  34. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  35. #define CONFIG_TQM834X 1 /* TQM834X board specific */
  36. #define CONFIG_SYS_TEXT_BASE 0x80000000
  37. /* IMMR Base Address Register, use Freescale default: 0xff400000 */
  38. #define CONFIG_SYS_IMMR 0xff400000
  39. /* System clock. Primary input clock when in PCI host mode */
  40. #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
  41. /*
  42. * Local Bus LCRR
  43. * LCRR: DLL bypass, Clock divider is 8
  44. *
  45. * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
  46. *
  47. * External Local Bus rate is
  48. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  49. */
  50. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  51. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  52. /* board pre init: do not call, nothing to do */
  53. #undef CONFIG_BOARD_EARLY_INIT_F
  54. /* detect the number of flash banks */
  55. #define CONFIG_BOARD_EARLY_INIT_R
  56. /*
  57. * DDR Setup
  58. */
  59. /* DDR is system memory*/
  60. #define CONFIG_SYS_DDR_BASE 0x00000000
  61. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  62. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  63. #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
  64. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  65. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
  66. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  67. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  68. #define CONFIG_SYS_MEMTEST_END 0x00100000
  69. /*
  70. * FLASH on the Local Bus
  71. */
  72. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  73. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  74. #undef CONFIG_SYS_FLASH_CHECKSUM
  75. #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
  76. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
  77. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
  78. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  79. /*
  80. * FLASH bank number detection
  81. */
  82. /*
  83. * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
  84. * Flash banks has to be determined at runtime and stored in a gloabl variable
  85. * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
  86. * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
  87. * flash_info, and should be made sufficiently large to accomodate the number
  88. * of banks that might actually be detected. Since most (all?) Flash related
  89. * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
  90. * the board, it is defined as tqm834x_num_flash_banks.
  91. */
  92. #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
  93. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  94. /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
  95. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
  96. | BR_MS_GPCM \
  97. | BR_PS_32 \
  98. | BR_V)
  99. /* FLASH timing (0x0000_0c54) */
  100. #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
  101. | OR_GPCM_ACS_DIV4 \
  102. | OR_GPCM_SCY_5 \
  103. | OR_GPCM_TRLX)
  104. #define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
  105. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
  106. | CONFIG_SYS_OR_TIMING_FLASH)
  107. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
  108. /* Window base at flash base */
  109. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  110. /* disable remaining mappings */
  111. #define CONFIG_SYS_BR1_PRELIM 0x00000000
  112. #define CONFIG_SYS_OR1_PRELIM 0x00000000
  113. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
  114. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
  115. #define CONFIG_SYS_BR2_PRELIM 0x00000000
  116. #define CONFIG_SYS_OR2_PRELIM 0x00000000
  117. #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
  118. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
  119. #define CONFIG_SYS_BR3_PRELIM 0x00000000
  120. #define CONFIG_SYS_OR3_PRELIM 0x00000000
  121. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
  122. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
  123. /*
  124. * Monitor config
  125. */
  126. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  127. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  128. # define CONFIG_SYS_RAMBOOT
  129. #else
  130. # undef CONFIG_SYS_RAMBOOT
  131. #endif
  132. #define CONFIG_SYS_INIT_RAM_LOCK 1
  133. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
  134. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  135. #define CONFIG_SYS_GBL_DATA_OFFSET \
  136. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  137. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  138. /* Reserve 384 kB = 3 sect. for Mon */
  139. #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
  140. /* Reserve 512 kB for malloc */
  141. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  142. /*
  143. * Serial Port
  144. */
  145. #define CONFIG_CONS_INDEX 1
  146. #define CONFIG_SYS_NS16550
  147. #define CONFIG_SYS_NS16550_SERIAL
  148. #define CONFIG_SYS_NS16550_REG_SIZE 1
  149. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  150. #define CONFIG_SYS_BAUDRATE_TABLE \
  151. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  152. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  153. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  154. /*
  155. * I2C
  156. */
  157. #define CONFIG_HARD_I2C /* I2C with hardware support */
  158. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  159. #define CONFIG_FSL_I2C
  160. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed: 400KHz */
  161. #define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */
  162. #define CONFIG_SYS_I2C_OFFSET 0x3000
  163. /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
  164. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  165. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
  166. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
  167. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
  168. #define CONFIG_SYS_I2C_MULTI_EEPROMS /* more than one eeprom */
  169. /* I2C RTC */
  170. #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
  171. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  172. /* I2C SYSMON (LM75) */
  173. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  174. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  175. #define CONFIG_SYS_DTT_MAX_TEMP 70
  176. #define CONFIG_SYS_DTT_LOW_TEMP -30
  177. #define CONFIG_SYS_DTT_HYSTERESIS 3
  178. /*
  179. * TSEC
  180. */
  181. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  182. #define CONFIG_MII
  183. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  184. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  185. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  186. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  187. #if defined(CONFIG_TSEC_ENET)
  188. #define CONFIG_TSEC1 1
  189. #define CONFIG_TSEC1_NAME "TSEC0"
  190. #define CONFIG_TSEC2 1
  191. #define CONFIG_TSEC2_NAME "TSEC1"
  192. #define TSEC1_PHY_ADDR 2
  193. #define TSEC2_PHY_ADDR 1
  194. #define TSEC1_PHYIDX 0
  195. #define TSEC2_PHYIDX 0
  196. #define TSEC1_FLAGS TSEC_GIGABIT
  197. #define TSEC2_FLAGS TSEC_GIGABIT
  198. /* Options are: TSEC[0-1] */
  199. #define CONFIG_ETHPRIME "TSEC0"
  200. #endif /* CONFIG_TSEC_ENET */
  201. /*
  202. * General PCI
  203. * Addresses are mapped 1-1.
  204. */
  205. #define CONFIG_PCI
  206. #if defined(CONFIG_PCI)
  207. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  208. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  209. /* PCI1 host bridge */
  210. #define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
  211. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  212. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  213. #define CONFIG_SYS_PCI1_MMIO_BASE \
  214. (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  215. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  216. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  217. #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
  218. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  219. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  220. #undef CONFIG_EEPRO100
  221. #define CONFIG_EEPRO100
  222. #undef CONFIG_TULIP
  223. #if !defined(CONFIG_PCI_PNP)
  224. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
  225. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
  226. #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
  227. #endif
  228. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  229. #endif /* CONFIG_PCI */
  230. /*
  231. * Environment
  232. */
  233. #define CONFIG_ENV_IS_IN_FLASH 1
  234. #define CONFIG_ENV_ADDR \
  235. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  236. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  237. #define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
  238. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  239. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  240. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  241. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  242. /*
  243. * BOOTP options
  244. */
  245. #define CONFIG_BOOTP_BOOTFILESIZE
  246. #define CONFIG_BOOTP_BOOTPATH
  247. #define CONFIG_BOOTP_GATEWAY
  248. #define CONFIG_BOOTP_HOSTNAME
  249. /*
  250. * Command line configuration.
  251. */
  252. #include <config_cmd_default.h>
  253. #define CONFIG_CMD_ASKENV
  254. #define CONFIG_CMD_DATE
  255. #define CONFIG_CMD_DHCP
  256. #define CONFIG_CMD_DTT
  257. #define CONFIG_CMD_EEPROM
  258. #define CONFIG_CMD_I2C
  259. #define CONFIG_CMD_NFS
  260. #define CONFIG_CMD_JFFS2
  261. #define CONFIG_CMD_MII
  262. #define CONFIG_CMD_PING
  263. #define CONFIG_CMD_REGINFO
  264. #define CONFIG_CMD_SNTP
  265. #if defined(CONFIG_PCI)
  266. #define CONFIG_CMD_PCI
  267. #endif
  268. #if defined(CONFIG_SYS_RAMBOOT)
  269. #undef CONFIG_CMD_SAVEENV
  270. #undef CONFIG_CMD_LOADS
  271. #endif
  272. /*
  273. * Miscellaneous configurable options
  274. */
  275. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  276. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  277. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  278. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  279. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  280. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  281. #if defined(CONFIG_CMD_KGDB)
  282. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  283. #else
  284. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  285. #endif
  286. /* Print Buffer Size */
  287. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  288. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  289. /* Boot Argument Buffer Size */
  290. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  291. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  292. #undef CONFIG_WATCHDOG /* watchdog disabled */
  293. /* pass open firmware flat tree */
  294. #define CONFIG_OF_LIBFDT 1
  295. #define CONFIG_OF_BOARD_SETUP 1
  296. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  297. /*
  298. * For booting Linux, the board info and command line data
  299. * have to be in the first 256 MB of memory, since this is
  300. * the maximum mapped by the Linux kernel during initialization.
  301. */
  302. /* Initial Memory map for Linux */
  303. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  304. #define CONFIG_SYS_HRCW_LOW (\
  305. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  306. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  307. HRCWL_CSB_TO_CLKIN_4X1 |\
  308. HRCWL_VCO_1X2 |\
  309. HRCWL_CORE_TO_CSB_2X1)
  310. #if defined(PCI_64BIT)
  311. #define CONFIG_SYS_HRCW_HIGH (\
  312. HRCWH_PCI_HOST |\
  313. HRCWH_64_BIT_PCI |\
  314. HRCWH_PCI1_ARBITER_ENABLE |\
  315. HRCWH_PCI2_ARBITER_DISABLE |\
  316. HRCWH_CORE_ENABLE |\
  317. HRCWH_FROM_0X00000100 |\
  318. HRCWH_BOOTSEQ_DISABLE |\
  319. HRCWH_SW_WATCHDOG_DISABLE |\
  320. HRCWH_ROM_LOC_LOCAL_16BIT |\
  321. HRCWH_TSEC1M_IN_GMII |\
  322. HRCWH_TSEC2M_IN_GMII)
  323. #else
  324. #define CONFIG_SYS_HRCW_HIGH (\
  325. HRCWH_PCI_HOST |\
  326. HRCWH_32_BIT_PCI |\
  327. HRCWH_PCI1_ARBITER_ENABLE |\
  328. HRCWH_PCI2_ARBITER_DISABLE |\
  329. HRCWH_CORE_ENABLE |\
  330. HRCWH_FROM_0X00000100 |\
  331. HRCWH_BOOTSEQ_DISABLE |\
  332. HRCWH_SW_WATCHDOG_DISABLE |\
  333. HRCWH_ROM_LOC_LOCAL_16BIT |\
  334. HRCWH_TSEC1M_IN_GMII |\
  335. HRCWH_TSEC2M_IN_GMII)
  336. #endif
  337. /* System IO Config */
  338. #define CONFIG_SYS_SICRH 0
  339. #define CONFIG_SYS_SICRL SICRL_LDP_A
  340. /* i-cache and d-cache disabled */
  341. #define CONFIG_SYS_HID0_INIT 0x000000000
  342. #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
  343. HID0_ENABLE_INSTRUCTION_CACHE)
  344. #define CONFIG_SYS_HID2 HID2_HBE
  345. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  346. /* DDR 0 - 512M */
  347. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  348. | BATL_PP_RW \
  349. | BATL_MEMCOHERENCE)
  350. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  351. | BATU_BL_256M \
  352. | BATU_VS \
  353. | BATU_VP)
  354. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  355. | BATL_PP_RW \
  356. | BATL_MEMCOHERENCE)
  357. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  358. | BATU_BL_256M \
  359. | BATU_VS \
  360. | BATU_VP)
  361. /* stack in DCACHE @ 512M (no backing mem) */
  362. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
  363. | BATL_PP_RW \
  364. | BATL_MEMCOHERENCE)
  365. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
  366. | BATU_BL_128K \
  367. | BATU_VS \
  368. | BATU_VP)
  369. /* PCI */
  370. #ifdef CONFIG_PCI
  371. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
  372. | BATL_PP_RW \
  373. | BATL_MEMCOHERENCE)
  374. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
  375. | BATU_BL_256M \
  376. | BATU_VS \
  377. | BATU_VP)
  378. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
  379. | BATL_PP_RW \
  380. | BATL_MEMCOHERENCE \
  381. | BATL_GUARDEDSTORAGE)
  382. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
  383. | BATU_BL_256M \
  384. | BATU_VS \
  385. | BATU_VP)
  386. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
  387. | BATL_PP_RW \
  388. | BATL_CACHEINHIBIT \
  389. | BATL_GUARDEDSTORAGE)
  390. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
  391. | BATU_BL_16M \
  392. | BATU_VS \
  393. | BATU_VP)
  394. #else
  395. #define CONFIG_SYS_IBAT3L (0)
  396. #define CONFIG_SYS_IBAT3U (0)
  397. #define CONFIG_SYS_IBAT4L (0)
  398. #define CONFIG_SYS_IBAT4U (0)
  399. #define CONFIG_SYS_IBAT5L (0)
  400. #define CONFIG_SYS_IBAT5U (0)
  401. #endif
  402. /* IMMRBAR */
  403. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
  404. | BATL_PP_RW \
  405. | BATL_CACHEINHIBIT \
  406. | BATL_GUARDEDSTORAGE)
  407. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
  408. | BATU_BL_1M \
  409. | BATU_VS \
  410. | BATU_VP)
  411. /* FLASH */
  412. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
  413. | BATL_PP_RW \
  414. | BATL_CACHEINHIBIT \
  415. | BATL_GUARDEDSTORAGE)
  416. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
  417. | BATU_BL_256M \
  418. | BATU_VS \
  419. | BATU_VP)
  420. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  421. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  422. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  423. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  424. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  425. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  426. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  427. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  428. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  429. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  430. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  431. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  432. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  433. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  434. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  435. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  436. #if defined(CONFIG_CMD_KGDB)
  437. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  438. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  439. #endif
  440. /*
  441. * Environment Configuration
  442. */
  443. /* default location for tftp and bootm */
  444. #define CONFIG_LOADADDR 400000
  445. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  446. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  447. #define CONFIG_BAUDRATE 115200
  448. #define CONFIG_PREBOOT "echo;" \
  449. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  450. "echo"
  451. #undef CONFIG_BOOTARGS
  452. #define CONFIG_EXTRA_ENV_SETTINGS \
  453. "netdev=eth0\0" \
  454. "hostname=tqm834x\0" \
  455. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  456. "nfsroot=${serverip}:${rootpath}\0" \
  457. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  458. "addip=setenv bootargs ${bootargs} " \
  459. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  460. ":${hostname}:${netdev}:off panic=1\0" \
  461. "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  462. "flash_nfs_old=run nfsargs addip addcons;" \
  463. "bootm ${kernel_addr}\0" \
  464. "flash_nfs=run nfsargs addip addcons;" \
  465. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  466. "flash_self_old=run ramargs addip addcons;" \
  467. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  468. "flash_self=run ramargs addip addcons;" \
  469. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  470. "net_nfs_old=tftp 400000 ${bootfile};" \
  471. "run nfsargs addip addcons;bootm\0" \
  472. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  473. "tftp ${fdt_addr_r} ${fdt_file}; " \
  474. "run nfsargs addip addcons; " \
  475. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  476. "rootpath=/opt/eldk/ppc_6xx\0" \
  477. "bootfile=tqm834x/uImage\0" \
  478. "fdtfile=tqm834x/tqm834x.dtb\0" \
  479. "kernel_addr_r=400000\0" \
  480. "fdt_addr_r=600000\0" \
  481. "ramdisk_addr_r=800000\0" \
  482. "kernel_addr=800C0000\0" \
  483. "fdt_addr=800A0000\0" \
  484. "ramdisk_addr=80300000\0" \
  485. "u-boot=tqm834x/u-boot.bin\0" \
  486. "load=tftp 200000 ${u-boot}\0" \
  487. "update=protect off 80000000 +${filesize};" \
  488. "era 80000000 +${filesize};" \
  489. "cp.b 200000 80000000 ${filesize}\0" \
  490. "upd=run load update\0" \
  491. ""
  492. #define CONFIG_BOOTCOMMAND "run flash_self"
  493. /*
  494. * JFFS2 partitions
  495. */
  496. /* mtdparts command line support */
  497. #define CONFIG_CMD_MTDPARTS
  498. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  499. #define CONFIG_FLASH_CFI_MTD
  500. #define MTDIDS_DEFAULT "nor0=TQM834x-0"
  501. /* default mtd partition table */
  502. #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
  503. "1m(kernel),2m(initrd)," \
  504. "-(user);" \
  505. #endif /* __CONFIG_H */