M5271EVB.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Configuation settings for the Freescale M5271EVB
  3. *
  4. * Based on MC5272C3 and r5200 board configs
  5. * (C) Copyright 2006 Lab X Technologies <zachary.landau@labxtechnologies.com>
  6. * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef _M5271EVB_H
  30. #define _M5271EVB_H
  31. /*
  32. * High Level Configuration Options (easy to change)
  33. */
  34. #define CONFIG_MCF52x2 /* define processor family */
  35. #define CONFIG_M5271 /* define processor type */
  36. #define CONFIG_M5271EVB /* define board type */
  37. #define CONFIG_MCFTMR
  38. #define CONFIG_MCFUART
  39. #define CONFIG_SYS_UART_PORT (0)
  40. #define CONFIG_BAUDRATE 115200
  41. #undef CONFIG_WATCHDOG /* disable watchdog */
  42. /* Configuration for environment
  43. * Environment is embedded in u-boot in the second sector of the flash
  44. */
  45. #ifndef CONFIG_MONITOR_IS_IN_RAM
  46. #define CONFIG_ENV_OFFSET 0x4000
  47. #else
  48. #define CONFIG_ENV_ADDR 0xffe04000
  49. #endif
  50. #define CONFIG_ENV_SECT_SIZE 0x2000
  51. #define CONFIG_ENV_IS_IN_FLASH 1
  52. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  53. /*
  54. * BOOTP options
  55. */
  56. #define CONFIG_BOOTP_BOOTFILESIZE
  57. #define CONFIG_BOOTP_BOOTPATH
  58. #define CONFIG_BOOTP_GATEWAY
  59. #define CONFIG_BOOTP_HOSTNAME
  60. /*
  61. * Command line configuration.
  62. */
  63. #include <config_cmd_default.h>
  64. #define CONFIG_CMD_CACHE
  65. #define CONFIG_CMD_PING
  66. #define CONFIG_CMD_NET
  67. #define CONFIG_CMD_MII
  68. #define CONFIG_CMD_ELF
  69. #define CONFIG_CMD_FLASH
  70. #define CONFIG_CMD_I2C
  71. #define CONFIG_CMD_MEMORY
  72. #define CONFIG_CMD_MISC
  73. #undef CONFIG_CMD_LOADS
  74. #define CONFIG_CMD_LOADB
  75. #define CONFIG_CMDLINE_EDITING 1 /* enables command line history */
  76. #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
  77. #define CONFIG_MCFFEC
  78. #ifdef CONFIG_MCFFEC
  79. # define CONFIG_MII 1
  80. # define CONFIG_MII_INIT 1
  81. # define CONFIG_SYS_DISCOVER_PHY
  82. # define CONFIG_SYS_RX_ETH_BUFFER 8
  83. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  84. # define CONFIG_SYS_FEC0_PINMUX 0
  85. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  86. # define MCFFEC_TOUT_LOOP 50000
  87. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  88. # ifndef CONFIG_SYS_DISCOVER_PHY
  89. # define FECDUPLEX FULL
  90. # define FECSPEED _100BASET
  91. # else
  92. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  93. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  94. # endif
  95. # endif /* CONFIG_SYS_DISCOVER_PHY */
  96. #endif
  97. /* I2C */
  98. #define CONFIG_FSL_I2C
  99. #define CONFIG_HARD_I2C /* I2C with hw support */
  100. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  101. #define CONFIG_SYS_I2C_SPEED 80000
  102. #define CONFIG_SYS_I2C_SLAVE 0x7F
  103. #define CONFIG_SYS_I2C_OFFSET 0x00000300
  104. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  105. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
  106. #define CONFIG_BOOTFILE "u-boot.bin"
  107. #ifdef CONFIG_MCFFEC
  108. # define CONFIG_NET_RETRY_COUNT 5
  109. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  110. # define CONFIG_IPADDR 192.162.1.2
  111. # define CONFIG_NETMASK 255.255.255.0
  112. # define CONFIG_SERVERIP 192.162.1.1
  113. # define CONFIG_GATEWAYIP 192.162.1.1
  114. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  115. #endif /* FEC_ENET */
  116. #define CONFIG_HOSTNAME M5271EVB
  117. #define CONFIG_EXTRA_ENV_SETTINGS \
  118. "netdev=eth0\0" \
  119. "loadaddr=10000\0" \
  120. "uboot=u-boot.bin\0" \
  121. "load=tftp $loadaddr $uboot\0" \
  122. "upd=run load; run prog\0" \
  123. "prog=prot off ffe00000 ffe3ffff;" \
  124. "era ffe00000 ffe3ffff;" \
  125. "cp.b $loadaddr ffe00000 $filesize;" \
  126. "save\0" \
  127. ""
  128. #define CONFIG_SYS_PROMPT "=> "
  129. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  130. #if defined(CONFIG_CMD_KGDB)
  131. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  132. #else
  133. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  134. #endif
  135. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  136. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  137. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  138. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  139. #define CONFIG_SYS_MEMTEST_START 0x400
  140. #define CONFIG_SYS_MEMTEST_END 0x380000
  141. #define CONFIG_SYS_HZ 1000000
  142. /* Clock configuration
  143. * The external oscillator is a 25.000 MHz
  144. * CONFIG_SYS_CLK for ColdFire V2 sets cpu_clk (not bus_clk)
  145. * bus_clk = (cpu_clk/2) (fixed ratio)
  146. *
  147. * If CONFIG_SYS_CLK is changed. the CONFIG_SYS_MCF_SYNCR must be updated to
  148. * match the new clock speed. Max cpu_clk is 150 MHz.
  149. */
  150. #define CONFIG_SYS_CLK 100000000
  151. #define CONFIG_SYS_MCF_SYNCR (MCF_SYNCR_MFD_4X | MCF_SYNCR_RFD_DIV1)
  152. /*
  153. * Low Level Configuration Settings
  154. * (address mappings, register initial values, etc.)
  155. * You should know what you are doing if you make changes here.
  156. */
  157. #define CONFIG_SYS_MBAR 0x40000000 /* Register Base Addrs */
  158. /*
  159. * Definitions for initial stack pointer and data area (in DPRAM)
  160. */
  161. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  162. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  163. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  164. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  165. /*
  166. * Start addresses for the final memory configuration
  167. * (Set up by the startup code)
  168. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  169. */
  170. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  171. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  172. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  173. #ifdef CONFIG_MONITOR_IS_IN_RAM
  174. #define CONFIG_SYS_MONITOR_BASE 0x20000
  175. #else
  176. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  177. #endif
  178. #define CONFIG_SYS_MONITOR_LEN 0x40000
  179. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  180. #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
  181. /*
  182. * For booting Linux, the board info and command line data
  183. * have to be in the first 8 MB of memory, since this is
  184. * the maximum mapped by the Linux kernel during initialization ??
  185. */
  186. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  187. /* FLASH organization */
  188. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  189. #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
  190. #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
  191. #define CONFIG_SYS_FLASH_CFI 1
  192. #define CONFIG_FLASH_CFI_DRIVER 1
  193. #define CONFIG_SYS_FLASH_SIZE 0x200000
  194. /* Cache Configuration */
  195. #define CONFIG_SYS_CACHELINE_SIZE 16
  196. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  197. CONFIG_SYS_INIT_RAM_SIZE - 8)
  198. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  199. CONFIG_SYS_INIT_RAM_SIZE - 4)
  200. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
  201. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  202. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  203. CF_ACR_EN | CF_ACR_SM_ALL)
  204. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
  205. CF_CACR_DISD | CF_CACR_INVI | \
  206. CF_CACR_CEIB | CF_CACR_DCM | \
  207. CF_CACR_EUSP)
  208. /* Chip Select 0 : Boot Flash */
  209. #define CONFIG_SYS_CS0_BASE 0xFFE00000
  210. #define CONFIG_SYS_CS0_MASK 0x001F0001
  211. #define CONFIG_SYS_CS0_CTRL 0x00001980
  212. /* Chip Select 1 : External SRAM */
  213. #define CONFIG_SYS_CS1_BASE 0x30000000
  214. #define CONFIG_SYS_CS1_MASK 0x00070001
  215. #define CONFIG_SYS_CS1_CTRL 0x00001900
  216. #endif /* _M5271EVB_H */