Adder.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright (C) 2004-2005 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * Support for Analogue&Micro Adder boards family.
  6. * Tested on AdderII and Adder87x.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
  29. #define CONFIG_MPC875
  30. #endif
  31. #define CONFIG_ADDER /* Analogue&Micro Adder board */
  32. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  33. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  34. #define CONFIG_BAUDRATE 38400
  35. #define CONFIG_ETHER_ON_FEC1
  36. #define CONFIG_ETHER_ON_FEC2
  37. #define CONFIG_HAS_ETH0
  38. #define CONFIG_HAS_ETH1
  39. #if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
  40. #define CONFIG_SYS_DISCOVER_PHY
  41. #define CONFIG_MII_INIT 1
  42. #define FEC_ENET
  43. #endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
  44. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
  45. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000
  46. #define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
  47. #ifdef CONFIG_MPC852T
  48. #define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
  49. #else
  50. #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
  51. #endif /* CONFIG_MPC852T */
  52. /*
  53. * BOOTP options
  54. */
  55. #define CONFIG_BOOTP_BOOTFILESIZE
  56. #define CONFIG_BOOTP_BOOTPATH
  57. #define CONFIG_BOOTP_GATEWAY
  58. #define CONFIG_BOOTP_HOSTNAME
  59. /*
  60. * Command line configuration.
  61. */
  62. #include <config_cmd_default.h>
  63. #define CONFIG_CMD_DHCP
  64. #define CONFIG_CMD_IMMAP
  65. #define CONFIG_CMD_MII
  66. #define CONFIG_CMD_PING
  67. #define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
  68. #define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
  69. #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
  70. #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
  71. #undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
  72. /*-----------------------------------------------------------------------
  73. * Miscellaneous configurable options
  74. */
  75. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  76. #define CONFIG_SYS_HUSH_PARSER
  77. #define CONFIG_SYS_LONGHELP /* #undef to save memory */
  78. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  79. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  80. #define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
  81. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  82. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
  83. #define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
  84. /*-----------------------------------------------------------------------
  85. * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
  86. */
  87. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  88. #define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
  89. #define CONFIG_SYS_MAMR 0x00002114
  90. /*
  91. * 4096 Up to 4096 SDRAM rows
  92. * 1000 factor s -> ms
  93. * 32 PTP (pre-divider from MPTPR)
  94. * 4 Number of refresh cycles per period
  95. * 64 Refresh cycle in ms per number of rows
  96. */
  97. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  98. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  99. #define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
  100. #define CONFIG_SYS_RESET_ADDRESS 0x09900000
  101. /*-----------------------------------------------------------------------
  102. * For booting Linux, the board info and command line data
  103. * have to be in the first 8 MB of memory, since this is
  104. * the maximum mapped by the Linux kernel during initialization.
  105. */
  106. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  107. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  108. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
  109. #ifdef CONFIG_BZIP2
  110. #define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
  111. #else
  112. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  113. #endif /* CONFIG_BZIP2 */
  114. /*-----------------------------------------------------------------------
  115. * Flash organisation
  116. */
  117. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  118. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  119. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  120. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  121. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
  122. /* Environment is in flash */
  123. #define CONFIG_ENV_IS_IN_FLASH
  124. #define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
  125. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  126. #define CONFIG_ENV_OVERWRITE
  127. #define CONFIG_SYS_OR0_PRELIM 0xFF000774
  128. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
  129. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  130. /*-----------------------------------------------------------------------
  131. * Internal Memory Map Register
  132. */
  133. #define CONFIG_SYS_IMMR 0xFF000000
  134. /*-----------------------------------------------------------------------
  135. * Definitions for initial stack pointer and data area (in DPRAM)
  136. */
  137. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  138. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  139. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  140. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  141. /*-----------------------------------------------------------------------
  142. * Configuration registers
  143. */
  144. #ifdef CONFIG_WATCHDOG
  145. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
  146. SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
  147. SYPCR_SWP)
  148. #else
  149. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
  150. SYPCR_SWF | SYPCR_SWP)
  151. #endif /* CONFIG_WATCHDOG */
  152. #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
  153. /* TBSCR - Time Base Status and Control Register */
  154. #define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
  155. /* PISCR - Periodic Interrupt Status and Control */
  156. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  157. /* PLPRCR - PLL, Low-Power, and Reset Control Register */
  158. /* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
  159. /* SCCR - System Clock and reset Control Register */
  160. #define SCCR_MASK SCCR_EBDF11
  161. #define CONFIG_SYS_SCCR SCCR_RTSEL
  162. #define CONFIG_SYS_DER 0
  163. /*-----------------------------------------------------------------------
  164. * Cache Configuration
  165. */
  166. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
  167. /* pass open firmware flat tree */
  168. #define CONFIG_OF_LIBFDT 1
  169. #define CONFIG_OF_BOARD_SETUP 1
  170. #endif /* __CONFIG_H */