smdk5250.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. *
  4. * Configuration settings for the SAMSUNG SMDK5250 (EXYNOS5250) board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* High Level Configuration Options */
  27. #define CONFIG_SAMSUNG /* in a SAMSUNG core */
  28. #define CONFIG_S5P /* S5P Family */
  29. #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
  30. #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
  31. #include <asm/arch/cpu.h> /* get chip and board defs */
  32. #define CONFIG_ARCH_CPU_INIT
  33. #define CONFIG_DISPLAY_CPUINFO
  34. #define CONFIG_DISPLAY_BOARDINFO
  35. /* Keep L2 Cache Disabled */
  36. #define CONFIG_SYS_DCACHE_OFF
  37. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  38. #define CONFIG_SYS_TEXT_BASE 0x43E00000
  39. /* input clock of PLL: SMDK5250 has 24MHz input clock */
  40. #define CONFIG_SYS_CLK_FREQ 24000000
  41. #define CONFIG_SETUP_MEMORY_TAGS
  42. #define CONFIG_CMDLINE_TAG
  43. #define CONFIG_INITRD_TAG
  44. #define CONFIG_CMDLINE_EDITING
  45. /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
  46. #define MACH_TYPE_SMDK5250 3774
  47. #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
  48. /* Power Down Modes */
  49. #define S5P_CHECK_SLEEP 0x00000BAD
  50. #define S5P_CHECK_DIDLE 0xBAD00000
  51. #define S5P_CHECK_LPA 0xABAD0000
  52. /* Offset for inform registers */
  53. #define INFORM0_OFFSET 0x800
  54. #define INFORM1_OFFSET 0x804
  55. /* Size of malloc() pool */
  56. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
  57. /* select serial console configuration */
  58. #define CONFIG_SERIAL3 /* use SERIAL 3 */
  59. #define CONFIG_BAUDRATE 115200
  60. #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
  61. #define TZPC_BASE_OFFSET 0x10000
  62. /* SD/MMC configuration */
  63. #define CONFIG_GENERIC_MMC
  64. #define CONFIG_MMC
  65. #define CONFIG_SDHCI
  66. #define CONFIG_S5P_SDHCI
  67. #define CONFIG_BOARD_EARLY_INIT_F
  68. /* PWM */
  69. #define CONFIG_PWM
  70. /* allow to overwrite serial and ethaddr */
  71. #define CONFIG_ENV_OVERWRITE
  72. /* Command definition*/
  73. #include <config_cmd_default.h>
  74. #define CONFIG_CMD_PING
  75. #define CONFIG_CMD_ELF
  76. #define CONFIG_CMD_MMC
  77. #define CONFIG_CMD_EXT2
  78. #define CONFIG_CMD_FAT
  79. #define CONFIG_CMD_NET
  80. #define CONFIG_BOOTDELAY 3
  81. #define CONFIG_ZERO_BOOTDELAY_CHECK
  82. /* USB */
  83. #define CONFIG_CMD_USB
  84. #define CONFIG_USB_EHCI
  85. #define CONFIG_USB_EHCI_EXYNOS
  86. #define CONFIG_USB_STORAGE
  87. /* MMC SPL */
  88. #define CONFIG_SPL
  89. #define COPY_BL2_FNPTR_ADDR 0x02020030
  90. /* specific .lds file */
  91. #define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
  92. #define CONFIG_SPL_TEXT_BASE 0x02023400
  93. #define CONFIG_SPL_MAX_SIZE (14 * 1024)
  94. #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
  95. /* Miscellaneous configurable options */
  96. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  97. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  98. #define CONFIG_SYS_PROMPT "SMDK5250 # "
  99. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  100. #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
  101. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  102. #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
  103. /* Boot Argument Buffer Size */
  104. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  105. /* memtest works on */
  106. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  107. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
  108. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
  109. #define CONFIG_SYS_HZ 1000
  110. #define CONFIG_RD_LVL
  111. #define CONFIG_NR_DRAM_BANKS 8
  112. #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
  113. #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
  114. #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
  115. #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
  116. #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
  117. #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
  118. #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
  119. #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
  120. #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
  121. #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
  122. #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
  123. #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
  124. #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
  125. #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
  126. #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
  127. #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
  128. #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
  129. #define CONFIG_SYS_MONITOR_BASE 0x00000000
  130. /* FLASH and environment organization */
  131. #define CONFIG_SYS_NO_FLASH
  132. #undef CONFIG_CMD_IMLS
  133. #define CONFIG_IDENT_STRING " for SMDK5250"
  134. #define CONFIG_SYS_MMC_ENV_DEV 0
  135. #define CONFIG_SECURE_BL1_ONLY
  136. /* Secure FW size configuration */
  137. #ifdef CONFIG_SECURE_BL1_ONLY
  138. #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
  139. #else
  140. #define CONFIG_SEC_FW_SIZE 0
  141. #endif
  142. /* Configuration of BL1, BL2, ENV Blocks on mmc */
  143. #define CONFIG_RES_BLOCK_SIZE (512)
  144. #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
  145. #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
  146. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
  147. #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
  148. #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
  149. #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
  150. /* U-boot copy size from boot Media to DRAM.*/
  151. #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
  152. #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
  153. #define OM_STAT (0x1f << 1)
  154. #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
  155. #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
  156. #define CONFIG_DOS_PARTITION
  157. #define CONFIG_IRAM_STACK 0x02050000
  158. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
  159. /* I2C */
  160. #define CONFIG_SYS_I2C_INIT_BOARD
  161. #define CONFIG_HARD_I2C
  162. #define CONFIG_CMD_I2C
  163. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
  164. #define CONFIG_DRIVER_S3C24X0_I2C
  165. #define CONFIG_I2C_MULTI_BUS
  166. #define CONFIG_MAX_I2C_NUM 8
  167. #define CONFIG_SYS_I2C_SLAVE 0x0
  168. /* PMIC */
  169. #define CONFIG_POWER
  170. #define CONFIG_POWER_I2C
  171. #define CONFIG_POWER_MAX77686
  172. /* SPI */
  173. #define CONFIG_ENV_IS_IN_SPI_FLASH
  174. #define CONFIG_SPI_FLASH
  175. #ifdef CONFIG_SPI_FLASH
  176. #define CONFIG_EXYNOS_SPI
  177. #define CONFIG_CMD_SF
  178. #define CONFIG_CMD_SPI
  179. #define CONFIG_SPI_FLASH_WINBOND
  180. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  181. #define CONFIG_SF_DEFAULT_SPEED 50000000
  182. #define EXYNOS5_SPI_NUM_CONTROLLERS 5
  183. #endif
  184. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  185. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  186. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  187. #define CONFIG_ENV_SPI_BUS 1
  188. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  189. #endif
  190. /* Ethernet Controllor Driver */
  191. #ifdef CONFIG_CMD_NET
  192. #define CONFIG_SMC911X
  193. #define CONFIG_SMC911X_BASE 0x5000000
  194. #define CONFIG_SMC911X_16_BIT
  195. #define CONFIG_ENV_SROM_BANK 1
  196. #endif /*CONFIG_CMD_NET*/
  197. /* Enable PXE Support */
  198. #ifdef CONFIG_CMD_NET
  199. #define CONFIG_CMD_PXE
  200. #define CONFIG_MENU
  201. #endif
  202. /* Sound */
  203. #define CONFIG_CMD_SOUND
  204. #ifdef CONFIG_CMD_SOUND
  205. #define CONFIG_SOUND
  206. #define CONFIG_I2S
  207. #define CONFIG_SOUND_WM8994
  208. #endif
  209. /* Enable devicetree support */
  210. #define CONFIG_OF_LIBFDT
  211. #endif /* __CONFIG_H */