sequoia.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * (C) Copyright 2006-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <libfdt.h>
  26. #include <fdt_support.h>
  27. #include <ppc440.h>
  28. #include <asm/gpio.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  33. ulong flash_get_size (ulong base, int banknum);
  34. int board_early_init_f(void)
  35. {
  36. u32 sdr0_cust0;
  37. u32 sdr0_pfc1, sdr0_pfc2;
  38. u32 reg;
  39. mtdcr(ebccfga, xbcfg);
  40. mtdcr(ebccfgd, 0xb8400000);
  41. /*--------------------------------------------------------------------
  42. * Setup the interrupt controller polarities, triggers, etc.
  43. *-------------------------------------------------------------------*/
  44. mtdcr(uic0sr, 0xffffffff); /* clear all */
  45. mtdcr(uic0er, 0x00000000); /* disable all */
  46. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  47. mtdcr(uic0pr, 0xfffff7ff); /* per ref-board manual */
  48. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  49. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  50. mtdcr(uic0sr, 0xffffffff); /* clear all */
  51. mtdcr(uic1sr, 0xffffffff); /* clear all */
  52. mtdcr(uic1er, 0x00000000); /* disable all */
  53. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  54. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  55. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  56. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  57. mtdcr(uic1sr, 0xffffffff); /* clear all */
  58. mtdcr(uic2sr, 0xffffffff); /* clear all */
  59. mtdcr(uic2er, 0x00000000); /* disable all */
  60. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  61. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  62. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  63. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  64. mtdcr(uic2sr, 0xffffffff); /* clear all */
  65. /* 50MHz tmrclk */
  66. out_8((u8 *) CFG_BCSR_BASE + 0x04, 0x00);
  67. /* clear write protects */
  68. out_8((u8 *) CFG_BCSR_BASE + 0x07, 0x00);
  69. /* enable Ethernet */
  70. out_8((u8 *) CFG_BCSR_BASE + 0x08, 0x00);
  71. /* enable USB device */
  72. out_8((u8 *) CFG_BCSR_BASE + 0x09, 0x20);
  73. /* select Ethernet pins */
  74. mfsdr(SDR0_PFC1, sdr0_pfc1);
  75. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) | SDR0_PFC1_SELECT_CONFIG_4;
  76. mfsdr(SDR0_PFC2, sdr0_pfc2);
  77. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) | SDR0_PFC2_SELECT_CONFIG_4;
  78. mtsdr(SDR0_PFC2, sdr0_pfc2);
  79. mtsdr(SDR0_PFC1, sdr0_pfc1);
  80. /* PCI arbiter enabled */
  81. mfsdr(sdr_pci0, reg);
  82. mtsdr(sdr_pci0, 0x80000000 | reg);
  83. /* setup NAND FLASH */
  84. mfsdr(SDR0_CUST0, sdr0_cust0);
  85. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  86. SDR0_CUST0_NDFC_ENABLE |
  87. SDR0_CUST0_NDFC_BW_8_BIT |
  88. SDR0_CUST0_NDFC_ARE_MASK |
  89. (0x80000000 >> (28 + CFG_NAND_CS));
  90. mtsdr(SDR0_CUST0, sdr0_cust0);
  91. return 0;
  92. }
  93. /*---------------------------------------------------------------------------+
  94. | misc_init_r.
  95. +---------------------------------------------------------------------------*/
  96. int misc_init_r(void)
  97. {
  98. uint pbcr;
  99. int size_val = 0;
  100. u32 reg;
  101. #ifdef CONFIG_440EPX
  102. unsigned long usb2d0cr = 0;
  103. unsigned long usb2phy0cr, usb2h0cr = 0;
  104. unsigned long sdr0_pfc1;
  105. char *act = getenv("usbact");
  106. #endif
  107. /*
  108. * FLASH stuff...
  109. */
  110. /* Re-do sizing to get full correct info */
  111. /* adjust flash start and offset */
  112. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  113. gd->bd->bi_flashoffset = 0;
  114. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  115. mtdcr(ebccfga, pb3cr);
  116. #else
  117. mtdcr(ebccfga, pb0cr);
  118. #endif
  119. pbcr = mfdcr(ebccfgd);
  120. switch (gd->bd->bi_flashsize) {
  121. case 1 << 20:
  122. size_val = 0;
  123. break;
  124. case 2 << 20:
  125. size_val = 1;
  126. break;
  127. case 4 << 20:
  128. size_val = 2;
  129. break;
  130. case 8 << 20:
  131. size_val = 3;
  132. break;
  133. case 16 << 20:
  134. size_val = 4;
  135. break;
  136. case 32 << 20:
  137. size_val = 5;
  138. break;
  139. case 64 << 20:
  140. size_val = 6;
  141. break;
  142. case 128 << 20:
  143. size_val = 7;
  144. break;
  145. }
  146. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  147. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  148. mtdcr(ebccfga, pb3cr);
  149. #else
  150. mtdcr(ebccfga, pb0cr);
  151. #endif
  152. mtdcr(ebccfgd, pbcr);
  153. /*
  154. * Re-check to get correct base address
  155. */
  156. flash_get_size(gd->bd->bi_flashstart, 0);
  157. #ifdef CFG_ENV_IS_IN_FLASH
  158. /* Monitor protection ON by default */
  159. (void)flash_protect(FLAG_PROTECT_SET,
  160. -CFG_MONITOR_LEN,
  161. 0xffffffff,
  162. &flash_info[0]);
  163. /* Env protection ON by default */
  164. (void)flash_protect(FLAG_PROTECT_SET,
  165. CFG_ENV_ADDR_REDUND,
  166. CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
  167. &flash_info[0]);
  168. #endif
  169. /*
  170. * USB suff...
  171. */
  172. #ifdef CONFIG_440EPX
  173. if (act == NULL || strcmp(act, "hostdev") == 0) {
  174. /* SDR Setting */
  175. mfsdr(SDR0_PFC1, sdr0_pfc1);
  176. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  177. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  178. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  179. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  180. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  181. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  182. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
  183. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  184. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  185. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  186. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  187. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  188. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  189. /* An 8-bit/60MHz interface is the only possible alternative
  190. when connecting the Device to the PHY */
  191. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  192. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
  193. /* To enable the USB 2.0 Device function through the UTMI interface */
  194. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  195. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_USB2DEV_SELECTION; /*1*/
  196. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  197. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_USB2D_SEL; /*0*/
  198. mtsdr(SDR0_PFC1, sdr0_pfc1);
  199. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  200. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  201. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  202. /*clear resets*/
  203. udelay (1000);
  204. mtsdr(SDR0_SRST1, 0x00000000);
  205. udelay (1000);
  206. mtsdr(SDR0_SRST0, 0x00000000);
  207. printf("USB: Host(int phy) Device(ext phy)\n");
  208. } else if (strcmp(act, "dev") == 0) {
  209. /*-------------------PATCH-------------------------------*/
  210. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  211. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  212. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  213. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  214. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  215. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  216. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  217. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  218. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  219. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  220. udelay (1000);
  221. mtsdr(SDR0_SRST1, 0x672c6000);
  222. udelay (1000);
  223. mtsdr(SDR0_SRST0, 0x00000080);
  224. udelay (1000);
  225. mtsdr(SDR0_SRST1, 0x60206000);
  226. *(unsigned int *)(0xe0000350) = 0x00000001;
  227. udelay (1000);
  228. mtsdr(SDR0_SRST1, 0x60306000);
  229. /*-------------------PATCH-------------------------------*/
  230. /* SDR Setting */
  231. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  232. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  233. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  234. mfsdr(SDR0_PFC1, sdr0_pfc1);
  235. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  236. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  237. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  238. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ; /*0*/
  239. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  240. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN; /*1*/
  241. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  242. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV; /*0*/
  243. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  244. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV; /*0*/
  245. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  246. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ; /*0*/
  247. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  248. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_EBC_SELECTION; /*0*/
  249. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  250. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL; /*1*/
  251. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  252. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  253. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  254. mtsdr(SDR0_PFC1, sdr0_pfc1);
  255. /*clear resets*/
  256. udelay (1000);
  257. mtsdr(SDR0_SRST1, 0x00000000);
  258. udelay (1000);
  259. mtsdr(SDR0_SRST0, 0x00000000);
  260. printf("USB: Device(int phy)\n");
  261. }
  262. #endif /* CONFIG_440EPX */
  263. mfsdr(SDR0_SRST1, reg); /* enable security/kasumi engines */
  264. reg &= ~(SDR0_SRST1_CRYP0 | SDR0_SRST1_KASU0);
  265. mtsdr(SDR0_SRST1, reg);
  266. /*
  267. * Clear PLB4A0_ACR[WRP]
  268. * This fix will make the MAL burst disabling patch for the Linux
  269. * EMAC driver obsolete.
  270. */
  271. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  272. mtdcr(plb4_acr, reg);
  273. return 0;
  274. }
  275. int checkboard(void)
  276. {
  277. char *s = getenv("serial#");
  278. u8 rev;
  279. u8 val;
  280. #ifdef CONFIG_440EPX
  281. printf("Board: Sequoia - AMCC PPC440EPx Evaluation Board");
  282. #else
  283. printf("Board: Rainier - AMCC PPC440GRx Evaluation Board");
  284. #endif
  285. rev = in_8((void *)(CFG_BCSR_BASE + 0));
  286. val = in_8((void *)(CFG_BCSR_BASE + 5)) & CFG_BCSR5_PCI66EN;
  287. printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33);
  288. if (s != NULL) {
  289. puts(", serial# ");
  290. puts(s);
  291. }
  292. putc('\n');
  293. return (0);
  294. }
  295. #if defined(CFG_DRAM_TEST)
  296. int testdram(void)
  297. {
  298. unsigned long *mem = (unsigned long *)0;
  299. const unsigned long kend = (1024 / sizeof(unsigned long));
  300. unsigned long k, n;
  301. mtmsr(0);
  302. for (k = 0; k < CFG_MBYTES_SDRAM;
  303. ++k, mem += (1024 / sizeof(unsigned long))) {
  304. if ((k & 1023) == 0) {
  305. printf("%3d MB\r", k / 1024);
  306. }
  307. memset(mem, 0xaaaaaaaa, 1024);
  308. for (n = 0; n < kend; ++n) {
  309. if (mem[n] != 0xaaaaaaaa) {
  310. printf("SDRAM test fails at: %08x\n",
  311. (uint) & mem[n]);
  312. return 1;
  313. }
  314. }
  315. memset(mem, 0x55555555, 1024);
  316. for (n = 0; n < kend; ++n) {
  317. if (mem[n] != 0x55555555) {
  318. printf("SDRAM test fails at: %08x\n",
  319. (uint) & mem[n]);
  320. return 1;
  321. }
  322. }
  323. }
  324. printf("SDRAM test passes\n");
  325. return 0;
  326. }
  327. #endif
  328. /*************************************************************************
  329. * pci_pre_init
  330. *
  331. * This routine is called just prior to registering the hose and gives
  332. * the board the opportunity to check things. Returning a value of zero
  333. * indicates that things are bad & PCI initialization should be aborted.
  334. *
  335. * Different boards may wish to customize the pci controller structure
  336. * (add regions, override default access routines, etc) or perform
  337. * certain pre-initialization actions.
  338. *
  339. ************************************************************************/
  340. #if defined(CONFIG_PCI)
  341. int pci_pre_init(struct pci_controller *hose)
  342. {
  343. unsigned long addr;
  344. /*-------------------------------------------------------------------------+
  345. | Set priority for all PLB3 devices to 0.
  346. | Set PLB3 arbiter to fair mode.
  347. +-------------------------------------------------------------------------*/
  348. mfsdr(sdr_amp1, addr);
  349. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  350. addr = mfdcr(plb3_acr);
  351. mtdcr(plb3_acr, addr | 0x80000000);
  352. /*-------------------------------------------------------------------------+
  353. | Set priority for all PLB4 devices to 0.
  354. +-------------------------------------------------------------------------*/
  355. mfsdr(sdr_amp0, addr);
  356. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  357. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  358. mtdcr(plb4_acr, addr);
  359. /*-------------------------------------------------------------------------+
  360. | Set Nebula PLB4 arbiter to fair mode.
  361. +-------------------------------------------------------------------------*/
  362. /* Segment0 */
  363. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  364. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  365. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  366. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  367. mtdcr(plb0_acr, addr);
  368. /* Segment1 */
  369. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  370. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  371. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  372. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  373. mtdcr(plb1_acr, addr);
  374. return 1;
  375. }
  376. #endif /* defined(CONFIG_PCI) */
  377. /*************************************************************************
  378. * pci_target_init
  379. *
  380. * The bootstrap configuration provides default settings for the pci
  381. * inbound map (PIM). But the bootstrap config choices are limited and
  382. * may not be sufficient for a given board.
  383. *
  384. ************************************************************************/
  385. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  386. void pci_target_init(struct pci_controller *hose)
  387. {
  388. /*--------------------------------------------------------------------------+
  389. * Set up Direct MMIO registers
  390. *--------------------------------------------------------------------------*/
  391. /*--------------------------------------------------------------------------+
  392. | PowerPC440EPX PCI Master configuration.
  393. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  394. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  395. | Use byte reversed out routines to handle endianess.
  396. | Make this region non-prefetchable.
  397. +--------------------------------------------------------------------------*/
  398. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  399. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  400. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  401. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  402. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  403. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  404. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  405. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  406. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  407. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  408. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  409. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  410. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  411. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  412. /*--------------------------------------------------------------------------+
  413. * Set up Configuration registers
  414. *--------------------------------------------------------------------------*/
  415. /* Program the board's subsystem id/vendor id */
  416. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  417. CFG_PCI_SUBSYS_VENDORID);
  418. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  419. /* Configure command register as bus master */
  420. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  421. /* 240nS PCI clock */
  422. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  423. /* No error reporting */
  424. pci_write_config_word(0, PCI_ERREN, 0);
  425. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  426. }
  427. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  428. /*************************************************************************
  429. * pci_master_init
  430. *
  431. ************************************************************************/
  432. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  433. void pci_master_init(struct pci_controller *hose)
  434. {
  435. unsigned short temp_short;
  436. /*--------------------------------------------------------------------------+
  437. | Write the PowerPC440 EP PCI Configuration regs.
  438. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  439. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  440. +--------------------------------------------------------------------------*/
  441. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  442. pci_write_config_word(0, PCI_COMMAND,
  443. temp_short | PCI_COMMAND_MASTER |
  444. PCI_COMMAND_MEMORY);
  445. }
  446. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  447. /*************************************************************************
  448. * is_pci_host
  449. *
  450. * This routine is called to determine if a pci scan should be
  451. * performed. With various hardware environments (especially cPCI and
  452. * PPMC) it's insufficient to depend on the state of the arbiter enable
  453. * bit in the strap register, or generic host/adapter assumptions.
  454. *
  455. * Rather than hard-code a bad assumption in the general 440 code, the
  456. * 440 pci code requires the board to decide at runtime.
  457. *
  458. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  459. *
  460. *
  461. ************************************************************************/
  462. #if defined(CONFIG_PCI)
  463. int is_pci_host(struct pci_controller *hose)
  464. {
  465. /* Cactus is always configured as host. */
  466. return (1);
  467. }
  468. #endif /* defined(CONFIG_PCI) */
  469. #if defined(CONFIG_POST)
  470. /*
  471. * Returns 1 if keys pressed to start the power-on long-running tests
  472. * Called from board_init_f().
  473. */
  474. int post_hotkeys_pressed(void)
  475. {
  476. return 0; /* No hotkeys supported */
  477. }
  478. #endif /* CONFIG_POST */
  479. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  480. void ft_board_setup(void *blob, bd_t *bd)
  481. {
  482. u32 val[4];
  483. int rc;
  484. ft_cpu_setup(blob, bd);
  485. /* Fixup NOR mapping */
  486. val[0] = 0; /* chip select number */
  487. val[1] = 0; /* always 0 */
  488. val[2] = gd->bd->bi_flashstart;
  489. val[3] = gd->bd->bi_flashsize;
  490. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  491. val, sizeof(val), 1);
  492. if (rc)
  493. printf("Unable to update property NOR mapping, err=%s\n",
  494. fdt_strerror(rc));
  495. }
  496. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */