soc.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/errno.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/sys_proto.h>
  31. #include <asm/imx-common/boot_mode.h>
  32. struct scu_regs {
  33. u32 ctrl;
  34. u32 config;
  35. u32 status;
  36. u32 invalidate;
  37. u32 fpga_rev;
  38. };
  39. u32 get_cpu_rev(void)
  40. {
  41. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  42. u32 reg = readl(&anatop->digprog_sololite);
  43. u32 type = ((reg >> 16) & 0xff);
  44. if (type != MXC_CPU_MX6SL) {
  45. reg = readl(&anatop->digprog);
  46. type = ((reg >> 16) & 0xff);
  47. if (type == MXC_CPU_MX6DL) {
  48. struct scu_regs *scu = (struct scu_regs *)SCU_BASE_ADDR;
  49. u32 cfg = readl(&scu->config) & 3;
  50. if (!cfg)
  51. type = MXC_CPU_MX6SOLO;
  52. }
  53. }
  54. reg &= 0xff; /* mx6 silicon revision */
  55. return (type << 12) | (reg + 0x10);
  56. }
  57. void init_aips(void)
  58. {
  59. struct aipstz_regs *aips1, *aips2;
  60. aips1 = (struct aipstz_regs *)AIPS1_BASE_ADDR;
  61. aips2 = (struct aipstz_regs *)AIPS2_BASE_ADDR;
  62. /*
  63. * Set all MPROTx to be non-bufferable, trusted for R/W,
  64. * not forced to user-mode.
  65. */
  66. writel(0x77777777, &aips1->mprot0);
  67. writel(0x77777777, &aips1->mprot1);
  68. writel(0x77777777, &aips2->mprot0);
  69. writel(0x77777777, &aips2->mprot1);
  70. /*
  71. * Set all OPACRx to be non-bufferable, not require
  72. * supervisor privilege level for access,allow for
  73. * write access and untrusted master access.
  74. */
  75. writel(0x00000000, &aips1->opacr0);
  76. writel(0x00000000, &aips1->opacr1);
  77. writel(0x00000000, &aips1->opacr2);
  78. writel(0x00000000, &aips1->opacr3);
  79. writel(0x00000000, &aips1->opacr4);
  80. writel(0x00000000, &aips2->opacr0);
  81. writel(0x00000000, &aips2->opacr1);
  82. writel(0x00000000, &aips2->opacr2);
  83. writel(0x00000000, &aips2->opacr3);
  84. writel(0x00000000, &aips2->opacr4);
  85. }
  86. /*
  87. * Set the VDDSOC
  88. *
  89. * Mask out the REG_CORE[22:18] bits (REG2_TRIG) and set
  90. * them to the specified millivolt level.
  91. * Possible values are from 0.725V to 1.450V in steps of
  92. * 0.025V (25mV).
  93. */
  94. void set_vddsoc(u32 mv)
  95. {
  96. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  97. u32 val, reg = readl(&anatop->reg_core);
  98. if (mv < 725)
  99. val = 0x00; /* Power gated off */
  100. else if (mv > 1450)
  101. val = 0x1F; /* Power FET switched full on. No regulation */
  102. else
  103. val = (mv - 700) / 25;
  104. /*
  105. * Mask out the REG_CORE[22:18] bits (REG2_TRIG)
  106. * and set them to the calculated value (0.7V + val * 0.25V)
  107. */
  108. reg = (reg & ~(0x1F << 18)) | (val << 18);
  109. writel(reg, &anatop->reg_core);
  110. }
  111. int arch_cpu_init(void)
  112. {
  113. init_aips();
  114. set_vddsoc(1200); /* Set VDDSOC to 1.2V */
  115. return 0;
  116. }
  117. #ifndef CONFIG_SYS_DCACHE_OFF
  118. void enable_caches(void)
  119. {
  120. /* Enable D-cache. I-cache is already enabled in start.S */
  121. dcache_enable();
  122. }
  123. #endif
  124. #if defined(CONFIG_FEC_MXC)
  125. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  126. {
  127. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  128. struct fuse_bank *bank = &iim->bank[4];
  129. struct fuse_bank4_regs *fuse =
  130. (struct fuse_bank4_regs *)bank->fuse_regs;
  131. u32 value = readl(&fuse->mac_addr_high);
  132. mac[0] = (value >> 8);
  133. mac[1] = value ;
  134. value = readl(&fuse->mac_addr_low);
  135. mac[2] = value >> 24 ;
  136. mac[3] = value >> 16 ;
  137. mac[4] = value >> 8 ;
  138. mac[5] = value ;
  139. }
  140. #endif
  141. void boot_mode_apply(unsigned cfg_val)
  142. {
  143. unsigned reg;
  144. struct src *psrc = (struct src *)SRC_BASE_ADDR;
  145. writel(cfg_val, &psrc->gpr9);
  146. reg = readl(&psrc->gpr10);
  147. if (cfg_val)
  148. reg |= 1 << 28;
  149. else
  150. reg &= ~(1 << 28);
  151. writel(reg, &psrc->gpr10);
  152. }
  153. /*
  154. * cfg_val will be used for
  155. * Boot_cfg4[7:0]:Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
  156. * After reset, if GPR10[28] is 1, ROM will copy GPR9[25:0]
  157. * to SBMR1, which will determine the boot device.
  158. */
  159. const struct boot_mode soc_boot_modes[] = {
  160. {"normal", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x00)},
  161. /* reserved value should start rom usb */
  162. {"usb", MAKE_CFGVAL(0x01, 0x00, 0x00, 0x00)},
  163. {"sata", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
  164. {"escpi1:0", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x08)},
  165. {"escpi1:1", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x18)},
  166. {"escpi1:2", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x28)},
  167. {"escpi1:3", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x38)},
  168. /* 4 bit bus width */
  169. {"esdhc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
  170. {"esdhc2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  171. {"esdhc3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  172. {"esdhc4", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  173. {NULL, 0},
  174. };